Datasheet Texas Instruments SN74LVTH16543DLR — 数据表
制造商 | Texas Instruments |
系列 | SN74LVTH16543 |
零件号 | SN74LVTH16543DLR |
具有三态输出的3.3V ABT 16位寄存器收发器56-SSOP -40至85
数据表
3.3-V ABT 16-Bit Registered Transceivers With 3-State Outputs datasheet
PDF, 380 Kb, 修订版: D, 档案已发布: Apr 7, 1999
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
Pin | 56 |
Package Type | DL |
Industry STD Term | SSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 1000 |
Carrier | LARGE T&R |
Device Marking | LVTH16543 |
Width (mm) | 7.49 |
Length (mm) | 18.41 |
Thickness (mm) | 2.59 |
Pitch (mm) | .635 |
Max Height (mm) | 2.79 |
Mechanical Data | 下载 |
参数化
Bits | 16 |
F @ Nom Voltage(Max) | 160 Mhz |
ICC @ Nom Voltage(Max) | 0.005 mA |
Operating Temperature Range | -40 to 85 C |
Output Drive (IOL/IOH)(Max) | -32/64 mA |
Package Group | SSOP |
Package Size: mm2:W x L | 56SSOP: 191 mm2: 10.35 x 18.42(SSOP) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | LVT |
VCC(Max) | 3.6 V |
VCC(Min) | 2.7 V |
Voltage(Nom) | 3.3 V |
tpd @ Nom Voltage(Max) | 3.2 ns |
生态计划
RoHS | Compliant |
应用须知
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, 修订版: A, 档案已发布: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, 档案已发布: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - Bus-Hold CircuitPDF, 418 Kb, 档案已发布: Feb 5, 2001
When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
模型线
系列: SN74LVTH16543 (5)
- 74LVTH16543DGGRE4 SN74LVTH16543DGGR SN74LVTH16543DL SN74LVTH16543DLG4 SN74LVTH16543DLR
制造商分类
- Semiconductors > Logic > Buffer/Driver/Transceiver > Registered Transceiver