Datasheet Texas Instruments TLV571IDWG4 — 数据表
制造商 | Texas Instruments |
系列 | TLV571 |
零件号 | TLV571IDWG4 |
8位,1.25 MSPS单通道,硬件配置,带自动或S / W掉电功能的低功耗24-SOIC -40至85
数据表
2.7 V To 5.5 V, 1-Channel, 8-Bit Parallel ADC datasheet
PDF, 515 Kb, 修订版: A, 档案已发布: Feb 9, 2000
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
Pin | 24 |
Package Type | DW |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | TLV571I |
Width (mm) | 7.5 |
Length (mm) | 15.4 |
Thickness (mm) | 2.35 |
Pitch (mm) | 1.27 |
Max Height (mm) | 2.65 |
Mechanical Data | 下载 |
参数化
# Input Channels | 1 |
Analog Voltage AVDD(Max) | 5.5 V |
Analog Voltage AVDD(Min) | 2.7 V |
Architecture | SAR |
Digital Supply(Max) | 5.5 V |
Digital Supply(Min) | 2.7 V |
INL(Max) | 0.5 +/-LSB |
Input Range(Max) | 5.5 V |
Input Type | Single-Ended |
Integrated Features | Oscillator |
Interface | Parallel |
Multi-Channel Configuration | N/A |
Operating Temperature Range | -40 to 85 C |
Package Group | SOIC |
Package Size: mm2:W x L | 24SOIC: 160 mm2: 10.3 x 15.5(SOIC) PKG |
Power Consumption(Typ) | 12 mW |
Rating | Catalog |
Reference Mode | Ext |
Resolution | 8 Bits |
SINAD | 49 dB |
SNR | 49 dB |
Sample Rate (max) | 1.25MSPS SPS |
Sample Rate(Max) | 1.25 MSPS |
THD(Typ) | -64 dB |
生态计划
RoHS | Compliant |
应用须知
- Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, 档案已发布: Mar 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
模型线
制造商分类
- Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)