Datasheet Texas Instruments DAC5674IPHP — 数据表
制造商 | Texas Instruments |
系列 | DAC5674 |
零件号 | DAC5674IPHP |
14位,400MSPS,2x-4x内插数模转换器(DAC)48-HTQFP -40至85
数据表
14-Bit 400 MSPS 2x/4x Interpolating CommsDAC DAC datasheet
PDF, 1.3 Mb, 修订版: A, 档案已发布: Oct 4, 2005
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
Pin | 48 |
Package Type | PHP |
Industry STD Term | HTQFP |
JEDEC Code | S-PQFP-G |
Package QTY | 250 |
Carrier | JEDEC TRAY (10+1) |
Device Marking | DAC5674 |
Width (mm) | 7 |
Length (mm) | 7 |
Thickness (mm) | 1 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | 下载 |
参数化
Architecture | Current Source |
DAC Channels | 1 |
Interface | Parallel CMOS |
Interpolation | 2x,4x |
Operating Temperature Range | -40 to 85 C |
Package Group | HTQFP |
Package Size: mm2:W x L | 48HTQFP: 81 mm2: 9 x 9(HTQFP) PKG |
Power Consumption(Typ) | 435 mW |
Rating | Catalog |
Resolution | 14 Bits |
SFDR | 76 dB |
Sample / Update Rate | 400 MSPS |
生态计划
RoHS | Compliant |
设计套件和评估模块
- Evaluation Modules & Boards: DAC5674EVM
DAC5674 14-Bit, 400-MSPS, 2x-4x Interpolating Digital-to-Analog Converter Evaluation Module
Lifecycle Status: Active (Recommended for new designs) - Evaluation Modules & Boards: TSW2200EVM
TSW2200 Low-Cost Portable Power Supply Evaluation Module
Lifecycle Status: Active (Recommended for new designs)
应用须知
- Interfacing op amps to high-speed DACs, Part 2: Current-sourcing DACsPDF, 617 Kb, 档案已发布: Oct 4, 2009
- Passive Terminations for Current Output DACsPDF, 244 Kb, 档案已发布: Nov 10, 2008
The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance - Q4 2009 Issue Analog Applications JournalPDF, 1.5 Mb, 档案已发布: Oct 4, 2009
- Wideband Complementary Current Output DAC Single-Ended InterfacePDF, 597 Kb, 档案已发布: Jun 21, 2005
High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op ampdifferential to single-ended stage has often been used. This application note steps through the exact design equations required to achieve gain matching from each output as well as a matched input impedance to each of the DA - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, 档案已发布: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, 档案已发布: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
模型线
系列: DAC5674 (3)
- DAC5674IPHP DAC5674IPHPG4 DAC5674IPHPR
制造商分类
- Semiconductors > Data Converters > Digital-to-Analog Converters (DACs) > High Speed DACs (>10MSPS)