Datasheet Texas Instruments ADS7813UBE4 — 数据表
制造商 | Texas Instruments |
系列 | ADS7813 |
零件号 | ADS7813UBE4 |
低功耗串行16位采样模数转换器16-SOIC -40至85
数据表
Low-Power, Serial 16-Bit Sampling Analog-To-Digital Converter datasheet
PDF, 1.1 Mb, 修订版: C, 档案已发布: Sep 13, 2005
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
Pin | 16 | 16 |
Package Type | DW | DW |
Industry STD Term | SOIC | SOIC |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 40 | 40 |
Carrier | TUBE | TUBE |
Device Marking | B | ADS7813U |
Width (mm) | 7.5 | 7.5 |
Length (mm) | 10.3 | 10.3 |
Thickness (mm) | 2.35 | 2.35 |
Pitch (mm) | 1.27 | 1.27 |
Max Height (mm) | 2.65 | 2.65 |
Mechanical Data | 下载 | 下载 |
参数化
# Input Channels | 1 |
Analog Voltage AVDD(Max) | 5.25 V |
Analog Voltage AVDD(Min) | 4.75 V |
Architecture | SAR |
Digital Supply(Max) | 5.25 V |
Digital Supply(Min) | 4.75 V |
INL(Max) | 2 +/-LSB |
Input Range(Max) | 10 V |
Input Range(Min) | -10 V |
Input Type | Single-Ended |
Integrated Features | N/A |
Interface | SPI |
Multi-Channel Configuration | N/A |
Operating Temperature Range | -40 to 85 C |
Package Group | SOIC |
Package Size: mm2:W x L | 16SOIC: 106 mm2: 10.3 x 10.3(SOIC) PKG |
Power Consumption(Typ) | 35 mW |
Rating | Catalog |
Reference Mode | Ext,Int |
Resolution | 16 Bits |
SINAD | N/A dB |
SNR | 89 dB |
Sample Rate (max) | 40kSPS SPS |
Sample Rate(Max) | 0.04 MSPS |
THD(Typ) | -98 dB |
生态计划
RoHS | Compliant |
应用须知
- Upgrading from the ADS7813 to the ADS8513PDF, 85 Kb, 档案已发布: Dec 3, 2007
This application report applies to current designs using the Texas Instruments ADS7813 device in a surface-mount SO-16 (DW) package. This document guidesusers of the ADS78xx device, with regards to potential compatibility issues that can be encountered when upgrading to the new ADS85xx part series. - Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)PDF, 227 Kb, 修订版: A, 档案已发布: Nov 10, 2010
This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different - Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, 档案已发布: Mar 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, 修订版: A, 档案已发布: May 18, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, 修订版: B, 档案已发布: Oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, 修订版: A, 档案已发布: Apr 16, 2015
模型线
系列: ADS7813 (10)
制造商分类
- Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)