Datasheet Texas Instruments ADC12D1800 — 数据表
制造商 | Texas Instruments |
系列 | ADC12D1800 |
12位,双路1.8GSPS或单路3.6GSPS模数转换器(ADC)
数据表
ADC12D1800 12-Bit, Single 3.6 GSPS Ultra High-Speed ADC datasheet
PDF, 2.2 Mb, 修订版: Q, 档案已发布: May 17, 2017
从文件中提取
价格
状态
ADC12D1800CIUT | ADC12D1800CIUT/NOPB | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | No |
打包
ADC12D1800CIUT | ADC12D1800CIUT/NOPB | |
---|---|---|
N | 1 | 2 |
Pin | 292 | 292 |
Package Type | NXA | NXA |
Industry STD Term | BGA | BGA |
JEDEC Code | S-PBGA-N | S-PBGA-N |
Package QTY | 40 | 40 |
Carrier | JEDEC TRAY (10+1) | JEDEC TRAY (10+1) |
Device Marking | ADC12D1800CIUT | ADC12D1800CIUT |
Width (mm) | 27 | 27 |
Length (mm) | 27 | 27 |
Thickness (mm) | 2.38 | 2.38 |
Pitch (mm) | 1.27 | 1.27 |
Max Height (mm) | 2.4 | 2.4 |
Mechanical Data | 下载 | 下载 |
参数化
Parameters / Models | ADC12D1800CIUT | ADC12D1800CIUT/NOPB |
---|---|---|
# Input Channels | 2,1 | 2,1 |
Analog Input BW, MHz | 2800 | 2800 |
Architecture | Folding Interpolating | Folding Interpolating |
DNL(Max), +/-LSB | 0.4 | 0.4 |
DNL(Typ), +/-LSB | 0.4 | 0.4 |
ENOB, Bits | 9.4 | 9.4 |
INL(Max), +/-LSB | 2.5 | 2.5 |
INL(Typ), +/-LSB | 2.5 | 2.5 |
Input Buffer | Yes | Yes |
Input Range, Vp-p | 0.8 | 0.8 |
Interface | Parallel LVDS | Parallel LVDS |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Package Group | BGA | BGA |
Package Size: mm2:W x L, PKG | 292BGA: 729 mm2: 27 x 27(BGA) | 292BGA: 729 mm2: 27 x 27(BGA) |
Power Consumption(Typ), mW | 4180 | 4180 |
Rating | Catalog | Catalog |
Reference Mode | Int | Int |
Resolution, Bits | 12 | 12 |
SFDR, dB | 73 | 73 |
SINAD, dB | 58 | 58 |
SNR, dB | 58.6 | 58.6 |
Sample Rate(Max), MSPS | 1800,3600 | 1800,3600 |
生态计划
ADC12D1800CIUT | ADC12D1800CIUT/NOPB | |
---|---|---|
RoHS | See ti.com | Compliant |
应用须知
- From Sample Instant to Data Output: Understanding Latency in the GSPS ADCPDF, 392 Kb, 档案已发布: Dec 18, 2012
For many applications which use ultra high-speed ADCs, latency can be a critical performance specification. For example, if the ADC is used in any kind of feedback loop, then the absolute latency is an important factor. For a MIMO system such as a phased array radar, the relative difference and variability in latency becomes important. This application note covers latency in the GSPS ADC products, - Maximizing SFDR Performance in the GSPS ADC: Spur Sources and Methods of MitigatPDF, 720 Kb, 档案已发布: Dec 9, 2013
The SFDR performance of an ADC is limited by the largest spur in the spectrum from DC to Fs / 2. These spurs can either be reduced or avoided entirely for maximum SFDR performance, based on the application. This reference design explores the reason behind spurs in the 10-bit and 12-bit GSPS ADCfamily. The specific products covered are: ADC12D1800RF, ADC12D1600RF, ADC12D1000RF, ADC12D800RF, ADC12 - AN-2128 ADC1xD1x00 Pin Compatibility (Rev. C)PDF, 60 Kb, 修订版: C, 档案已发布: May 1, 2013
In order to facilitate upgrading applications from a 10-bit Gig ADC to a 12-bit Gig ADC, the ADC10D1x00(ADC10D1500/ADC10D1000) is designed to be pin-compatible with the ADC12D1x00(ADC12D1800/1600/1000). This means that a single board layout may be designed with both resolutionADCs in mind for more cost efficient and time-to-market product development. - AN-2177 Using the LMH6554 as a ADC Driver (Rev. A)PDF, 1.7 Mb, 修订版: A, 档案已发布: Apr 26, 2013
This application report discusses the use of the Texas Instruments LMH6554 as an ADC driver. - AN-2132 Synchronizing Multiple GSPS ADCs in a System: The AutoSync Feature (Rev. G)PDF, 169 Kb, 修订版: G, 档案已发布: Feb 3, 2017
模型线
系列: ADC12D1800 (2)
制造商分类
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)