Datasheet Texas Instruments ADS5444-SP — 数据表
制造商 | Texas Instruments |
系列 | ADS5444-SP |
13位250MSPS模数转换器(ADC)-V类
数据表
Class V 13-Bit 250-MSPS Analog-to-Digital Converter datasheet
PDF, 532 Kb, 修订版: C, 档案已发布: Jan 2, 2014
从文件中提取
价格
状态
5962-0720701VXC | ADS5444HFG/EM | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No |
打包
5962-0720701VXC | ADS5444HFG/EM | |
---|---|---|
N | 1 | 2 |
Pin | 84 | 84 |
Package Type | HFG | HFG |
Industry STD Term | CFP | CFP |
JEDEC Code | S-CQFP-N | S-CQFP-N |
Package QTY | 1 | 1 |
Width (mm) | 19.05 | 19.05 |
Length (mm) | 19.05 | 19.05 |
Thickness (mm) | 3.68 | 3.68 |
Pitch (mm) | 0.64 | .64 |
Max Height (mm) | 3.68 | 3.68 |
Mechanical Data | 下载 | 下载 |
Device Marking | ADS5444HFG/EM |
参数化
Parameters / Models | 5962-0720701VXC | ADS5444HFG/EM |
---|---|---|
# Input Channels | 1 | 1 |
Analog Voltage AVDD(Max), V | 5.25 | 5.25 |
Analog Voltage AVDD(Min), V | 4.75 | 4.75 |
Architecture | Pipeline | Pipeline |
Digital Supply(Max), V | 3.6 | 3.6 |
Digital Supply(Min), V | 3 | 3 |
ENOB, Bits | 11.3 | 11.3 |
INL(Max), +/-LSB | 2.8 | 2.8 |
Interface | Parallel LVDS | Parallel LVDS |
Operating Temperature Range, C | -55 to 125,25 Only | |
Package Group | CFP | CFP |
Package Size: mm2:W x L, PKG | See datasheet (CFP) | See datasheet (CFP) |
Power Consumption(Typ), mW | 2000 | 2000 |
Rating | Space | Space |
Reference Mode | Ext,Int | Ext,Int |
Resolution, Bits | 13 | 13 |
SFDR, dB | 60.5 | 60.5 |
SNR, dB | 65.5 | 65.5 |
Sample Rate (max), SPS | 250MSPS |
生态计划
5962-0720701VXC | ADS5444HFG/EM | |
---|---|---|
RoHS | See ti.com | See ti.com |
应用须知
- Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, 修订版: A, 档案已发布: May 18, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, 修订版: B, 档案已发布: Oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)PDF, 327 Kb, 修订版: A, 档案已发布: Sep 10, 2010
This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, 档案已发布: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, 档案已发布: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, 修订版: A, 档案已发布: Apr 16, 2015
- High-Speed Analog-to-Digital Converter BasicsPDF, 1.1 Mb, 档案已发布: Jan 11, 2012
The goal of this document is to introduce a wide range of theories and topics that are relevant tohigh-speed analog-to-digital converters (ADC). This document provides details on sampling theorydata-sheet specifications ADC selection criteria and evaluation methods clock jitter and other commonsystem-level concerns. In addition some end-users will want to extend the performance capabil - Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Kb, 档案已发布: Apr 28, 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs.
模型线
系列: ADS5444-SP (2)
制造商分类
- Semiconductors> Space & High Reliability> Data Converter> Analog to Digital Converters