Datasheet Texas Instruments ADS6424 — 数据表
制造商 | Texas Instruments |
系列 | ADS6424 |
四通道,12位,105MSPS模数转换器(ADC)
数据表
QUAD CHANNEL, 12-BIT, 105/80 MSPS ADC WITH SERIAL LVDS INTERFACE datasheet
PDF, 2.9 Mb, 修订版: B, 档案已发布: Dec 20, 2013
从文件中提取
价格
状态
ADS6424IRGCR | ADS6424IRGCT | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No |
打包
ADS6424IRGCR | ADS6424IRGCT | |
---|---|---|
N | 1 | 2 |
Pin | 64 | 64 |
Package Type | RGC | RGC |
Industry STD Term | VQFN | VQFN |
JEDEC Code | S-PQFP-N | S-PQFP-N |
Package QTY | 2000 | 250 |
Carrier | LARGE T&R | SMALL T&R |
Device Marking | AZ6424 | AZ6424 |
Width (mm) | 9 | 9 |
Length (mm) | 9 | 9 |
Thickness (mm) | .88 | .88 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1 | 1 |
Mechanical Data | 下载 | 下载 |
参数化
Parameters / Models | ADS6424IRGCR | ADS6424IRGCT |
---|---|---|
# Input Channels | 4 | 4 |
Analog Input BW, MHz | 500 | 500 |
Architecture | Pipeline | Pipeline |
DNL(Max), +/-LSB | 2 | 2 |
DNL(Typ), +/-LSB | 0.5 | 0.5 |
ENOB, Bits | 11.4 | 11.4 |
INL(Max), +/-LSB | 2.2 | 2.2 |
INL(Typ), +/-LSB | 1.25 | 1.25 |
Input Buffer | No | No |
Input Range, Vp-p | 2 | 2 |
Interface | Serial LVDS | Serial LVDS |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Package Group | VQFN | VQFN |
Package Size: mm2:W x L, PKG | 64VQFN: 81 mm2: 9 x 9(VQFN) | 64VQFN: 81 mm2: 9 x 9(VQFN) |
Power Consumption(Typ), mW | 1350 | 1350 |
Rating | Catalog | Catalog |
Reference Mode | Ext,Int | Ext,Int |
Resolution, Bits | 12 | 12 |
SFDR, dB | 81 | 81 |
SINAD, dB | 70 | 70 |
SNR, dB | 70.6 | 70.6 |
Sample Rate(Max), MSPS | 105 | 105 |
生态计划
ADS6424IRGCR | ADS6424IRGCT | |
---|---|---|
RoHS | Compliant | Compliant |
应用须知
- Band-Pass Filter Design Techniques for High-Speed ADCsPDF, 733 Kb, 档案已发布: Feb 27, 2012
Several well-known methods exist for designing passive inductor-capacitor (LC) filters with resistive load terminations. However, when LC filters are used to drive the analog input pins of a high-speed analog-to-digital converter (ADC), special consideration must be given to the ADC input impedance. Not accounting for the ADC input impedance often results in a filter design that does not meet the - QFN Layout GuidelinesPDF, 1.3 Mb, 档案已发布: Jul 28, 2006
Board layout and stencil information for most Texas Instruments Quad Flat No-Lead (QFN) devices is provided in their data sheets. This document helps printed-circuit board designers understand and better use this information for optimal designs. - CDCE62005 as Clock Solution for High-Speed ADCsPDF, 805 Kb, 档案已发布: Sep 4, 2008
TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements - Design Considerations for Avoiding Timing Errors during High-Speed ADC, LVDS Dat (Rev. A)PDF, 2.0 Mb, 修订版: A, 档案已发布: May 22, 2015
- Why Use Oversampling when Undersampling Can Do the Job? (Rev. A)PDF, 1.2 Mb, 修订版: A, 档案已发布: Jul 19, 2013
- Smart Selection of ADC/DAC Enables Better Design of Software-Defined RadioPDF, 376 Kb, 档案已发布: Apr 28, 2009
This application report explains different aspects of selecting analog-to-digital and digital-to-analog data converters for Software-Defined Radio (SDR) applications. It also explains how ADS61xx ADCs and the DAC5688 from Texas Instruments fit properly for SDR designs. - Driving High-Speed ADCs: Circuit Topologies and System-Level Parameters (Rev. A)PDF, 327 Kb, 修订版: A, 档案已发布: Sep 10, 2010
This application report discusses the performance-related aspects of passive and active interfaces at the analog input of high-speed pipeline analog-to-digital converters (ADCs). The report simplifies the many possibilities into two main categories: passive and active interface circuits. The first section of the report gives an overview of equivalent models of buffered and unbuffered ADC input cir - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, 档案已发布: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, 档案已发布: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - QFN and SON PCB Attachment (Rev. B)PDF, 821 Kb, 修订版: B, 档案已发布: Aug 24, 2018
- Principles of Data Acquisition and Conversion (Rev. A)PDF, 132 Kb, 修订版: A, 档案已发布: Apr 16, 2015
- A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)PDF, 425 Kb, 修订版: B, 档案已发布: Oct 9, 2011
This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference. - Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)PDF, 69 Kb, 修订版: A, 档案已发布: May 18, 2015
模型线
系列: ADS6424 (2)
制造商分类
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)