Datasheet Texas Instruments ADS8365 — 数据表

制造商Texas Instruments
系列ADS8365
Datasheet Texas Instruments ADS8365

16位250kSPS 6通道同步采样SAR ADC

数据表

16-Bit, 250kSPS 6-Channel Simultaneous Sampling SAR Analog-to-Digital Converters datasheet
PDF, 988 Kb, 修订版: C, 档案已发布: Mar 27, 2008
从文件中提取

价格

状态

ADS8365IPAGADS8365IPAGG4ADS8365IPAGR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoYesNo

打包

ADS8365IPAGADS8365IPAGG4ADS8365IPAGR
N123
Pin646464
Package TypePAGPAGPAG
Industry STD TermTQFPTQFPTQFP
JEDEC CodeS-PQFP-GS-PQFP-GS-PQFP-G
Package QTY1601601500
CarrierJEDEC TRAY (10+1)JEDEC TRAY (10+1)LARGE T&R
Device MarkingADS8365AIADS8365AIADS8365AI
Width (mm)101010
Length (mm)101010
Thickness (mm)111
Pitch (mm).5.5.5
Max Height (mm)1.21.21.2
Mechanical Data下载下载下载

参数化

Parameters / ModelsADS8365IPAG
ADS8365IPAG
ADS8365IPAGG4
ADS8365IPAGG4
ADS8365IPAGR
ADS8365IPAGR
# Input Channels666
Analog Voltage AVDD(Max), V5.255.255.25
Analog Voltage AVDD(Min), V4.754.754.75
ArchitectureSARSARSAR
Digital Supply(Max), V5.55.55.5
Digital Supply(Min), V2.72.72.7
INL(Max), +/-LSB444
Input Range(Max), V2.62.62.6
Input Range(Min), V-2.6-2.6-2.6
Input TypePseudo-DifferentialPseudo-DifferentialPseudo-Differential
Integrated FeaturesN/AN/AN/A
InterfaceParallelParallelParallel
Multi-Channel ConfigurationSimultaneous SamplingSimultaneous SamplingSimultaneous Sampling
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85
Package GroupTQFPTQFPTQFP
Package Size: mm2:W x L, PKG64TQFP: 144 mm2: 12 x 12(TQFP)64TQFP: 144 mm2: 12 x 12(TQFP)64TQFP: 144 mm2: 12 x 12(TQFP)
Power Consumption(Typ), mW190190190
RatingCatalogCatalogCatalog
Reference ModeExt,IntExt,IntExt,Int
Resolution, Bits161616
SINAD, dB878787
SNR, dB888888
Sample Rate (max), SPS250kSPS250kSPS250kSPS
Sample Rate(Max), MSPS0.250.250.25
THD(Typ), dB-94-94-94

生态计划

ADS8365IPAGADS8365IPAGG4ADS8365IPAGR
RoHSCompliantCompliantCompliant

应用须知

  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, 修订版: A, 档案已发布: Nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, 档案已发布: Mar 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

模型线

制造商分类

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)