Datasheet Texas Instruments AM5K2E02 — 数据表

制造商Texas Instruments
系列AM5K2E02
Datasheet Texas Instruments AM5K2E02

多核ARM KeyStone II片上系统(SoC)

数据表

AM5K2E04/02 Multicore ARM KeyStone II System-on-Chip (SoC) datasheet
PDF, 1.8 Mb, 修订版: D, 档案已发布: Mar 11, 2015
从文件中提取

价格

状态

AM5K2E02ABD25AM5K2E02ABD4AM5K2E02ABDA25AM5K2E02ABDA4AM5K2E02XABD25
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNoNo

打包

AM5K2E02ABD25AM5K2E02ABD4AM5K2E02ABDA25AM5K2E02ABDA4AM5K2E02XABD25
N12345
Pin10891089108910891089
Package TypeABDABDABDABDABD
Package QTY404014040
CarrierJEDEC TRAY (5+1)JEDEC TRAY (5+1)
Device Marking@2012 TI@2012 TIAM5K2E02ABDA1.4GHZAM5K2E02XABD
Width (mm)2727272727
Length (mm)2727272727
Thickness (mm)2.982.982.982.982.98
Mechanical Data下载下载下载下载下载

参数化

Parameters / ModelsAM5K2E02ABD25
AM5K2E02ABD25
AM5K2E02ABD4
AM5K2E02ABD4
AM5K2E02ABDA25
AM5K2E02ABDA25
AM5K2E02ABDA4
AM5K2E02ABDA4
AM5K2E02XABD25
AM5K2E02XABD25
ARM CPU2 ARM Cortex-A152 ARM Cortex-A152 ARM Cortex-A152 ARM Cortex-A152 ARM Cortex-A15
ARM MHz, Max.1250,14001250,14001250,14001250,14001250,1400
ApplicationsIndustrialIndustrialIndustrialIndustrialIndustrial
DRAMDDR3,DDR3LDDR3,DDR3LDDR3,DDR3LDDR3,DDR3LDDR3,DDR3L
EMAC8-Port 1Gb Switch8-Port 1Gb Switch8-Port 1Gb Switch8-Port 1Gb Switch8-Port 1Gb Switch
I2C33333
On-Chip L2 Cache4096 KB (ARM Cluster)4096 KB (ARM Cluster)4096 KB (ARM Cluster)4096 KB (ARM Cluster)4096 KB (ARM Cluster)
Operating SystemsSYS/BIOS,Linux,VxWorks,IntegritySYS/BIOS,Linux,VxWorks,IntegritySYS/BIOS,Linux,VxWorks,IntegritySYS/BIOS,Linux,VxWorks,IntegritySYS/BIOS,Linux,VxWorks,Integrity
Operating Temperature Range, C0 to 85,-40 to 1000 to 85,-40 to 1000 to 85,-40 to 1000 to 85,-40 to 1000 to 85,-40 to 100
Other On-Chip Memory2048 KB2048 KB2048 KB2048 KB2048 KB
PCI/PCIe4 PCIe Gen24 PCIe Gen24 PCIe Gen24 PCIe Gen24 PCIe Gen2
RatingCatalogCatalogCatalogCatalogCatalog
SPI33333
Serial I/OHyperlink,I2C,SPI,TSIP,UART,USBHyperlink,I2C,SPI,TSIP,UART,USBHyperlink,I2C,SPI,TSIP,UART,USBHyperlink,I2C,SPI,TSIP,UART,USBHyperlink,I2C,SPI,TSIP,UART,USB
UART, SCI22222
USB22222

生态计划

AM5K2E02ABD25AM5K2E02ABD4AM5K2E02ABDA25AM5K2E02ABDA4AM5K2E02XABD25
RoHSCompliantCompliantCompliantCompliantCompliant

应用须知

  • Clocking Spreadsheet for K2E Device Family
    PDF, 22 Kb, 档案已发布: Jan 26, 2017
    This document discusses the internal clocking architecture of Texas Instruments K2Ex Digital Signal Processors (DSP) using a provided clocking spreadsheet.The 66AK2Ex and AM5K2Ex devices have similar internal clocking architecture and peripherals except the corepac. The 66AK2Ex devices have both DSP corepac and ARM corepac, whereas, the AM5K2Ex devices have ARM corepac only.Use the K
  • Keystone II DDR3 Initialization
    PDF, 73 Kb, 档案已发布: Jan 26, 2015
    This application report provides a step-to-step initialization guide for the Keystone II device DDR3 SDRAM controller.
  • Throughput Performance Guide for KeyStone II Devices (Rev. B)
    PDF, 866 Kb, 修订版: B, 档案已发布: Dec 22, 2015
    This application report analyzes various performance measurements of the KeyStone II family of processors. It provides a throughput analysis of the various support peripherals to different end-points and memory access.
  • Keystone II DDR3 Debug Guide
    PDF, 143 Kb, 档案已发布: Oct 16, 2015
    This guide provides tools for use when debugging a failing DDR3 interface on a KeyStone II device.
  • Power Management of KS2 Device (Rev. C)
    PDF, 61 Kb, 修订版: C, 档案已发布: Jul 15, 2016
    This application report lists the steps to enable Class 0 Temperature Compensation (Class 0 TC) mode of SmartReflexв„ў Subsystem (SRSS) module available on such devices.
  • Hardware Design Guide for KeyStone II Devices
    PDF, 1.8 Mb, 档案已发布: Mar 24, 2014
  • PCIe Use Cases for KeyStone Devices
    PDF, 320 Kb, 档案已发布: Dec 13, 2011
  • Clocking Design Guide for KeyStone Devices
    PDF, 1.5 Mb, 档案已发布: Nov 9, 2010
  • Optimizing Loops on the C66x DSP
    PDF, 585 Kb, 档案已发布: Nov 9, 2010
  • The C6000 Embedded Application Binary Interface Migration Guide (Rev. A)
    PDF, 20 Kb, 修订版: A, 档案已发布: Nov 10, 2010
    The C6000 compiler tools support a new ELF-based ABI named EABI. Prior to this time, the compiler only supported a single ABI, which is now named COFF ABI. The following compelling best-in-class features are available under the C6000 EABI:GeneralZero-init globals: “int gvar;” gets set to 0 before main runs.Dynamic linking: Add code to a running system.Native ROM
  • DDR3 Design Requirements for KeyStone Devices (Rev. B)
    PDF, 582 Kb, 修订版: B, 档案已发布: Jun 5, 2014
  • Multicore Programming Guide (Rev. B)
    PDF, 1.8 Mb, 修订版: B, 档案已发布: Aug 29, 2012
    As application complexity continues to grow, we have reached a limit on increasing performance by merely scaling clock speed. To meet the ever-increasing processing demand, modern System-On-Chip solutions contain multiple processing cores. The dilemma is how to map applications to multicore devices. In this paper, we present a programming methodology for converting applications to run on multicore
  • Thermal Design Guide for DSP and ARM Application Processors (Rev. A)
    PDF, 324 Kb, 修订版: A, 档案已发布: Aug 17, 2016
    This application report has been compiled to provide specific information and considerations regarding thermal design requirements for all DSP and ARM-based single and multi-core processors (collectively referred to as “processors”, “System-on-chip”, or “SoC”). The information contained within this document is intended to provide a minimum level of understanding with regards to the thermal require

模型线

制造商分类

  • Semiconductors> Processors> Sitara Processors> ARM Cortex-A15> AM5K2Ex