Datasheet Texas Instruments CDC208 — 数据表

制造商Texas Instruments
系列CDC208
Datasheet Texas Instruments CDC208

5V双1至4时钟驱动器

数据表

Dual 1-Line To 4-Line Clock Drivers With 3-State Outputs datasheet
PDF, 1.1 Mb, 修订版: F, 档案已发布: Oct 28, 1998
从文件中提取

价格

状态

CDC208DWCDC208DWG4CDC208DWRCDC208DWRG4CDC208NSCDC208NSG4CDC208NSRCDC208NSRG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoYesNoYesYesNoNoYes

打包

CDC208DWCDC208DWG4CDC208DWRCDC208DWRG4CDC208NSCDC208NSG4CDC208NSRCDC208NSRG4
N12345678
Pin2020202020202020
Package TypeDWDWDWDWNSNSNSNS
Industry STD TermSOICSOICSOICSOICSOPSOPSOPSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY252520002000404020002000
CarrierTUBETUBELARGE T&RLARGE T&RTUBETUBELARGE T&RLARGE T&R
Device MarkingCDC208CDC208CDC208CDC208CDC208CDC208CDC208CDC208
Width (mm)7.57.57.57.55.35.35.35.3
Length (mm)12.812.812.812.812.612.612.612.6
Thickness (mm)2.352.352.352.351.951.951.951.95
Pitch (mm)1.271.271.271.271.271.271.271.27
Max Height (mm)2.652.652.652.652222
Mechanical Data下载下载下载下载下载下载下载下载

参数化

Parameters / ModelsCDC208DW
CDC208DW
CDC208DWG4
CDC208DWG4
CDC208DWR
CDC208DWR
CDC208DWRG4
CDC208DWRG4
CDC208NS
CDC208NS
CDC208NSG4
CDC208NSG4
CDC208NSR
CDC208NSR
CDC208NSRG4
CDC208NSRG4
Input Frequency(Max), MHz6060606060606060
Input LevelTTLTTLTTLTTLTTLTTLTTLTTL
Number of Outputs88888888
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85
Output Frequency(Max), MHz6060606060606060
Output LevelCMOSCMOSCMOSCMOSCMOSCMOSCMOSCMOS
Package GroupSOICSOICSOICSOICSOSOSOSO
Package Size: mm2:W x L, PKG20SOIC: 132 mm2: 10.3 x 12.8(SOIC)20SOIC: 132 mm2: 10.3 x 12.8(SOIC)20SOIC: 132 mm2: 10.3 x 12.8(SOIC)20SOIC: 132 mm2: 10.3 x 12.8(SOIC)20SO: 98 mm2: 7.8 x 12.6(SO)20SO: 98 mm2: 7.8 x 12.6(SO)20SO: 98 mm2: 7.8 x 12.6(SO)20SO: 98 mm2: 7.8 x 12.6(SO)
RatingCatalogCatalogCatalogCatalogCatalogCatalogCatalogCatalog
VCC Out, V55555555

生态计划

CDC208DWCDC208DWG4CDC208DWRCDC208DWRG4CDC208NSCDC208NSG4CDC208NSRCDC208NSRG4
RoHSCompliantCompliantCompliantCompliantCompliantCompliantCompliantCompliant

应用须知

  • Minimizing Clock Driver Output Skew Using Ganged Outputs
    PDF, 53 Kb, 档案已发布: Jan 1, 1994
    This document helps designers use existing clock-driver products to drive large loads while maintaining a minimum amount of skew between the device outputs. The emphasis of this document is using parallel or ganged outputs to drive loads. A performance evaluation of the CDC201 is provided.

模型线

制造商分类

  • Semiconductors> Clock and Timing> Clock Buffers> Single-Ended