Datasheet Texas Instruments CDC2510 — 数据表
制造商 | Texas Instruments |
系列 | CDC2510 |
3.3V锁相环时钟驱动器
数据表
CDC2510: 3.3-V Phase-Lock Loop Clock Driver datasheet
PDF, 608 Kb, 修订版: B, 档案已发布: Dec 2, 2004
从文件中提取
价格
状态
CDC2510PWR | CDC2510PWRG4 | |
---|---|---|
Lifecycle Status | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) |
Manufacture's Sample Availability | No | No |
打包
CDC2510PWR | CDC2510PWRG4 | |
---|---|---|
N | 1 | 2 |
Pin | 24 | 24 |
Package Type | PW | PW |
Industry STD Term | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 2000 | 2000 |
Carrier | LARGE T&R | LARGE T&R |
Device Marking | CK2510 | CK2510 |
Width (mm) | 4.4 | 4.4 |
Length (mm) | 7.8 | 7.8 |
Thickness (mm) | 1 | 1 |
Pitch (mm) | .65 | .65 |
Max Height (mm) | 1.2 | 1.2 |
Mechanical Data | 下载 | 下载 |
生态计划
CDC2510PWR | CDC2510PWRG4 | |
---|---|---|
RoHS | Compliant | Compliant |
应用须知
- Understanding the Differences Between CDC2509x/10x DevicesPDF, 65 Kb, 档案已发布: Jan 8, 1999
This application note provides information concerning the various revisions of the TI CDC2509/10 family of devices. In addition, it will assist designers with new and existing designs. Phase error information, both slope and absolute value, is provided to assist in the tuning process. Furthermore, a table summarizes important parameters for choosing the correct PLL. The table contains capacitance - High Speed Clock Distribution Design Techniques for CDC 509/516/2509/2510/2516 (Rev. A)PDF, 109 Kb, 修订版: A, 档案已发布: Sep 23, 1998
The memory bandwidth of high performance microprocessors is increasing at a rapid rate and the future memory bandwidth requirements are expected to keep increasing. The bandwidth requirements of RAM will be satisfied in the near term by using Synchronous DRAM. The need to drive multiple DRAM chips at high speeds with low skew necessitates the use of clock distribution devices with Phase Locked Loo
模型线
系列: CDC2510 (2)
制造商分类
- Semiconductors> Clock and Timing> Clock Buffers> Zero Delay Buffers