Datasheet Texas Instruments CDCE906PWG4 — 数据表
制造商 | Texas Instruments |
系列 | CDCE906 |
零件号 | CDCE906PWG4 |
可编程3-PLL时钟合成器/乘法器/分频器20-TSSOP 0至70
数据表
Programmable 3-PLL Clock Synthesizer / Multiplier/Divider datasheet
PDF, 1.7 Mb, 修订版: H, 档案已发布: Dec 11, 2007
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
打包
Pin | 20 |
Package Type | PW |
Industry STD Term | TSSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 70 |
Carrier | TUBE |
Device Marking | CDCE906 |
Width (mm) | 4.4 |
Length (mm) | 6.5 |
Thickness (mm) | 1 |
Pitch (mm) | .65 |
Max Height (mm) | 1.2 |
Mechanical Data | 下载 |
参数化
Divider Ratio | Universal |
Function | Clock Synthesizer,Clock Multiplier,Clock Divider |
Input Level | Crystal,LVCMOS,Differential |
Jitter-Peak to Peak(P-P) or Cycle to Cycle | 60 ps C-C |
Operating Temperature Range | 0 to 70 C |
Output Frequency(Max) | 167 MHz |
Output Level | LVCMOS |
Output Skew | 150 ps |
Package Group | TSSOP |
Package Size: mm2:W x L | 20TSSOP: 42 mm2: 6.4 x 6.5(TSSOP) PKG |
Rating | Catalog |
Special Features | Integrated EEPROM,Multiplier/Divider,Spread Spectrum Clocking (SSC) |
VCC | 3.3 V |
生态计划
RoHS | Compliant |
设计套件和评估模块
- Evaluation Modules & Boards: CDCE906-706PROGEVM
CDCE906 and CDCE706 programmable EVM
Lifecycle Status: Active (Recommended for new designs) - Evaluation Modules & Boards: CDCE906-706PERFEVM
CDCE906 and CDCE706 EVM
Lifecycle Status: Active (Recommended for new designs)
应用须知
- Recommended Terminations for the Differential Inputs of CDCE906/CDCE706PDF, 84 Kb, 档案已发布: Aug 10, 2006
This application report describes how differential signals (LVDS, LVPECL, and HSTL) can be connected to CDCE706/CDCE906 differential inputs directly. The wide common-mode voltage and smaller swing required make the devices so versatile that they can receive any signal without any complicated coupling and biasing circuits. - CDCx706/x906 Termination and Signal Integrity Guidelines (Rev. A)PDF, 155 Kb, 修订版: A, 档案已发布: Nov 28, 2007
This application report shows and evaluates different schemes for the CDCE706, CDCE906, CDC706, and CDC906. Guidelines for optimizing the series termination are discussed. Additionally, this report describes how the CDCx706/x906 family can be used to drive 1.8-V clock inputs. - High Speed Layout Guidelines (Rev. A)PDF, 762 Kb, 修订版: A, 档案已发布: Aug 8, 2017
Thisapplicationreportaddresseshigh-speedsignals,suchas clocksignalsand theirrouting,and givesdesignersa reviewof the importantcoherences.Withsomesimplerules,electromagneticinterferenceproblemscan be minimizedwithoutusingcomplicatedformulasand expensivesimulationtools.Section1givesa shortintroductionto theory,whileSection - Clock Recommendations for the DM643x EVMPDF, 121 Kb, 档案已发布: Nov 29, 2006
The DM643x evaluation module (EVM) requires several clock frequencies to run the system properly. The current clocking proposal of the low-cost EVM consists of the VCXO chip PI6CX100-27W, the PLL chip PLL1705, several bus drivers, and a few oscillaors and crystals. This application report discusses several optimized clocking proposals with the Texas Instruments new clock drivers and recommends a m - Troubleshooting I2C Bus ProtocolPDF, 184 Kb, 档案已发布: Oct 19, 2009
When using the I2Cв„ў bus protocol, the designer must ensure that the hardware complies with the I2C standard. This application report describes the I2C protocol and provides guidelines on debugging a missing acknowledgment, selecting the pullup resistors, or meeting the maximum capacitance load of an I2C bus. A conflict occurs if devices sharing the I2C bus have the same slave address. This
模型线
系列: CDCE906 (4)
- CDCE906PW CDCE906PWG4 CDCE906PWR CDCE906PWRG4
制造商分类
- Semiconductors > Clock and Timing > Clock Generators > Spread-Spectrum Clocks