Datasheet Texas Instruments CDCLVD1204RGTR — 数据表
制造商 | Texas Instruments |
系列 | CDCLVD1204 |
零件号 | CDCLVD1204RGTR |
低抖动,2输入可选1:4通用LVDS缓冲器16-VQFN -40至85
数据表
CDCLVD1204 2:4 Low Additive Jitter LVDS Buffer datasheet
PDF, 1.3 Mb, 修订版: B, 档案已发布: Oct 5, 2016
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
Pin | 16 |
Package Type | RGT |
Industry STD Term | VQFN |
JEDEC Code | S-PQFP-N |
Package QTY | 3000 |
Carrier | LARGE T&R |
Device Marking | D1204 |
Width (mm) | 3 |
Length (mm) | 3 |
Thickness (mm) | .9 |
Pitch (mm) | .5 |
Max Height (mm) | 1 |
Mechanical Data | 下载 |
参数化
Additive RMS Jitter(Typ) | 171 fs |
Input Frequency(Max) | 800 MHz |
Input Level | LVCMOS,LVDS,LVPECL |
Number of Outputs | 4 |
Operating Temperature Range | -40 to 85 C |
Output Frequency(Max) | 800 MHz |
Output Level | LVDS |
Package Group | VQFN |
Package Size: mm2:W x L | 16VQFN: 9 mm2: 3 x 3(VQFN) PKG |
Rating | Catalog |
VCC | 2.5 V |
VCC Out | 2.5 V |
生态计划
RoHS | Compliant |
设计套件和评估模块
- Evaluation Modules & Boards: CDCLVD1204EVM
CDCLVD1204 Evaluation Module
Lifecycle Status: Active (Recommended for new designs)
应用须知
- Clocking Design Guidelines: Unused PinsPDF, 158 Kb, 档案已发布: Nov 19, 2015
模型线
系列: CDCLVD1204 (2)
- CDCLVD1204RGTR CDCLVD1204RGTT
制造商分类
- Semiconductors > Clock and Timing > Clock Buffers > Differential