Datasheet Texas Instruments DS90CF386SLC/NOPB — 数据表
制造商 | Texas Instruments |
系列 | DS90CF386 |
零件号 | DS90CF386SLC/NOPB |
+ 3.3V LVDS接收器24位平板显示(FPD)链接-85 MHz 64-NFBGA -10至70
数据表
DS90CF3x6 3.3-V LVDS Receiver 24-Bit Or 18-Bit Flat Panel Display (FPD) Link, 85 MHz datasheet
PDF, 2.2 Mb, 修订版: J, 档案已发布: May 31, 2016
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
打包
Pin | 64 | 64 | 64 |
Package Type | NZC | NZC | NZC |
Industry STD Term | NFBGA | NFBGA | NFBGA |
JEDEC Code | S-PBGA-N | S-PBGA-N | S-PBGA-N |
Package QTY | 360 | 360 | 360 |
Carrier | JEDEC TRAY (10+1) | JEDEC TRAY (10+1) | JEDEC TRAY (10+1) |
Device Marking | SLC | >B | DS90CF386 |
Width (mm) | 8 | 8 | 8 |
Length (mm) | 8 | 8 | 8 |
Thickness (mm) | 1.4 | 1.4 | 1.4 |
Pitch (mm) | .8 | .8 | .8 |
Max Height (mm) | 1.5 | 1.5 | 1.5 |
Mechanical Data | 下载 | 下载 | 下载 |
参数化
Color Depth | 24 bpp |
Function | Receiver |
Input Compatibility | FPD-Link LVDS |
Operating Temperature Range | -10 to 70 C |
Output Compatibility | LVCMOS |
Package Group | NFBGA |
Package Size: mm2:W x L | 64NFBGA: 64 mm2: 8 x 8(NFBGA) PKG |
Pixel Clock Min | 20 MHz |
Pixel Clock(Max) | 85 MHz |
Rating | Catalog |
Total Throughput | 2380 Mbps |
生态计划
RoHS | Compliant |
设计套件和评估模块
- Evaluation Modules & Boards: FLINK3V8BT-85
Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices
Lifecycle Status: Active (Recommended for new designs)
应用须知
- AN-1056 STN Application Using FPD-LinkPDF, 85 Kb, 档案已发布: May 14, 2004
Application Note 1056 STN Application Using FPD-Link - TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color MapPDF, 52 Kb, 档案已发布: May 15, 2004
Application Note 1163 TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color Map - LVDS Display Interface (LDI) TFT Data Mapping for Interoperability w/FPD-LinkPDF, 65 Kb, 档案已发布: May 14, 2004
Application Note 1127 LVDS Display Interface (LDI) TFT Data Mapping for Interoperabil ity with FPD-Link - AN-1085 FPD-Link PCB and Interconnect Design-In GuidelinesPDF, 344 Kb, 档案已发布: May 14, 2004
Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines - Receiver Skew Margin for Channel Link I and FPD Link I DevicesPDF, 418 Kb, 档案已发布: Jan 13, 2016
- AN-1032 An Introduction to FPD-Link (Rev. C)PDF, 185 Kb, 修订版: C, 档案已发布: Aug 8, 2017
The FPD-Linkchipsetarchitecturein conjunctionwith the LVDStechnologyprovidesthe highbandwidthinterfacenecessaryfor leadingedgedisplaytechnology.The conversionfromparallelTTL to serialLVDSallowsfor a narrowinterfacebetweengraphicscontrollerand panel.A narrowerinterfacemeanslowercablecost and simplifiesthe physicalconnectionthroug
模型线
系列: DS90CF386 (5)
- DS90CF386MTD DS90CF386MTD/NOPB DS90CF386MTDX/NOPB DS90CF386SLC/NOPB DS90CF386SLCX/NOPB
制造商分类
- Semiconductors > Interface > FPD-Link SerDes > Display SerDes