Datasheet Texas Instruments DS90CR286ATDGGRQ1 — 数据表
制造商 | Texas Instruments |
系列 | DS90CR286AT-Q1 |
零件号 | DS90CR286ATDGGRQ1 |
3.3 V上升沿数据选通LVDS接收器28位Chan Link 66 MHz 56-TSSOP -40至105
数据表
DS90CR286AT-Q1 3.3 V Rising Edge Data Strobe LVDS Receiver 28-Bit Channel Link 66 MHz datasheet
PDF, 2.1 Mb, 修订版: A, 档案已发布: Dec 6, 2015
从文件中提取
价格
状态
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
打包
Pin | 56 | 56 |
Package Type | DGG | DGG |
Industry STD Term | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 2000 | 2000 |
Carrier | LARGE T&R | LARGE T&R |
Device Marking | DGG | DS90CR286ATQ |
Width (mm) | 6.1 | 6.1 |
Length (mm) | 14 | 14 |
Thickness (mm) | 1.15 | 1.15 |
Pitch (mm) | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 |
Mechanical Data | 下载 | 下载 |
参数化
Clock Max | 66 MHz |
Clock Min | 20 MHz |
Compression Ratio | 28 to 4 |
Data Throughput | 1848 Mbps |
ESD | 4 kV |
Function | Deserializer |
Input Compatibility | LVDS |
Operating Temperature Range | -40 to 105 C |
Output Compatibility | LVCMOS |
Package Group | TSSOP |
Package Size: mm2:W x L | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) PKG |
Parallel Bus Width | 28 bits |
Protocols | Channel-Link I |
Rating | Automotive |
Supply Voltage(s) | 3.3 V |
生态计划
RoHS | Compliant |
设计套件和评估模块
- Evaluation Modules & Boards: FLINK3V8BT-85
Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices
Lifecycle Status: Active (Recommended for new designs)
应用须知
- Receiver Skew Margin for Channel Link I and FPD Link I DevicesPDF, 418 Kb, 档案已发布: Jan 13, 2016
模型线
系列: DS90CR286AT-Q1 (2)
- DS90CR286ATDGGQ1 DS90CR286ATDGGRQ1
制造商分类
- Semiconductors > Interface > LVDS/M-LVDS/PECL > SerDes/Channel-Link