Datasheet Texas Instruments DS90CR286ATDGGQ1 — 数据表

制造商Texas Instruments
系列DS90CR286AT-Q1
零件号DS90CR286ATDGGQ1
Datasheet Texas Instruments DS90CR286ATDGGQ1

3.3 V上升沿数据选通LVDS接收器28位Chan Link 66 MHz 56-TSSOP -40至105

数据表

DS90CR286AT-Q1 3.3 V Rising Edge Data Strobe LVDS Receiver 28-Bit Channel Link 66 MHz datasheet
PDF, 2.1 Mb, 修订版: A, 档案已发布: Dec 6, 2015
从文件中提取

价格

状态

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

打包

Pin5656
Package TypeDGGDGG
Industry STD TermTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-G
Package QTY3434
CarrierTUBETUBE
Device MarkingDS90CR286ATQDGG
Width (mm)6.16.1
Length (mm)1414
Thickness (mm)1.151.15
Pitch (mm).5.5
Max Height (mm)1.21.2
Mechanical Data下载下载

参数化

Clock Max66 MHz
Clock Min20 MHz
Compression Ratio28 to 4
Data Throughput1848 Mbps
ESD4 kV
FunctionDeserializer
Input CompatibilityLVDS
Operating Temperature Range-40 to 105 C
Output CompatibilityLVCMOS
Package GroupTSSOP
Package Size: mm2:W x L56TSSOP: 113 mm2: 8.1 x 14(TSSOP) PKG
Parallel Bus Width28 bits
ProtocolsChannel-Link I
RatingAutomotive
Supply Voltage(s)3.3 V

生态计划

RoHSCompliant

设计套件和评估模块

  • Evaluation Modules & Boards: FLINK3V8BT-85
    Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices
    Lifecycle Status: Active (Recommended for new designs)

应用须知

  • Receiver Skew Margin for Channel Link I and FPD Link I Devices
    PDF, 418 Kb, 档案已发布: Jan 13, 2016

模型线

系列: DS90CR286AT-Q1 (2)

制造商分类

  • Semiconductors > Interface > LVDS/M-LVDS/PECL > SerDes/Channel-Link