Datasheet Texas Instruments DS90UR906Q-Q1 — 数据表

制造商Texas Instruments
系列DS90UR906Q-Q1
Datasheet Texas Instruments DS90UR906Q-Q1

5-65MHz 24位彩色FPD-Link II解串器

数据表

DS90UR90xQ-Q1 5- to 65-MHz, 24-bit Color FPD-Link II Serializer and Deserializer datasheet
PDF, 1.6 Mb, 修订版: H, 档案已发布: Jul 31, 2015
从文件中提取

价格

状态

DS90UR906QSQ/NOPBDS90UR906QSQE/NOPBDS90UR906QSQX/NOPB
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoYes

打包

DS90UR906QSQ/NOPBDS90UR906QSQE/NOPBDS90UR906QSQX/NOPB
N123
Pin606060
Package TypeNKBNKBNKB
Industry STD TermWQFNWQFNWQFN
JEDEC CodeS-PQSO-NS-PQSO-NS-PQSO-N
Package QTY10002502000
CarrierLARGE T&RSMALL T&RLARGE T&R
Device MarkingUR906QSQUR906QSQUR906QSQ
Width (mm)999
Length (mm)999
Thickness (mm).8.8.8
Pitch (mm).5.5.5
Max Height (mm).8.8.8
Mechanical Data下载下载下载

参数化

Parameters / ModelsDS90UR906QSQ/NOPB
DS90UR906QSQ/NOPB
DS90UR906QSQE/NOPB
DS90UR906QSQE/NOPB
DS90UR906QSQX/NOPB
DS90UR906QSQX/NOPB
Color Depth, bpp242424
DiagnosticsBIST,I2C BusBIST,I2C BusBIST,I2C Bus
EMI ReductionSSCG,RDS,Progressive Turn On (PTO)SSCG,RDS,Progressive Turn On (PTO)SSCG,RDS,Progressive Turn On (PTO)
FunctionDeserializerDeserializerDeserializer
Input CompatibilityFPD-Link II LVDSFPD-Link II LVDSFPD-Link II LVDS
Operating Temperature Range, C-40 to 105-40 to 105-40 to 105
Output CompatibilityLVCMOSLVCMOSLVCMOS
Package GroupWQFNWQFNWQFN
Package Size: mm2:W x L, PKG60WQFN: 81 mm2: 9 x 9(WQFN)60WQFN: 81 mm2: 9 x 9(WQFN)60WQFN: 81 mm2: 9 x 9(WQFN)
Pixel Clock Min, MHz555
Pixel Clock(Max), MHz656565
RatingAutomotiveAutomotiveAutomotive
Signal ConditioningEqualizerEqualizerEqualizer
Special Features1.8V or 3.3V VDDIO,I2C Config1.8V or 3.3V VDDIO,I2C Config1.8V or 3.3V VDDIO,I2C Config
Total Throughput, Mbps156015601560

生态计划

DS90UR906QSQ/NOPBDS90UR906QSQE/NOPBDS90UR906QSQX/NOPB
RoHSCompliantCompliantCompliant

应用须知

  • AN-1807 FPD-Link II Display SerDes Overview (Rev. B)
    PDF, 45 Kb, 修订版: B, 档案已发布: Apr 26, 2013
    TI’s FPD-Link II family of embedded clock LVDS SerDes provide enhanced features, and improved signal quality over prior generations of FPD-Link SerDes devices for Display applications. FPD-Link Chipsets serialized the wide parallel RGB buses down to 4 or 5 pairs of LVDS signaling depending upon the chipset. 18-bit RGB was serialized to three LVDS data lines and a LVDS clock, while 24-bit RGB was s
  • LVDS Repeaters and Crosspoints Extend the Reach of FPD-Link II Interfaces (Rev. A)
    PDF, 101 Kb, 修订版: A, 档案已发布: Apr 29, 2013
    This application note introduces Texas Instrument’s LVDS devices with built-in pre-emphasis andequalization circuits, recommends when it makes sense to employ them with the FPD-Link II SER/DES,shows how to optimally interface them to the SER/DES, and discusses distance gains that may berealized with their signal enhancing functions.
  • Extending the Reach of a FPD-Link II Interface with Cable Drivers and Equalizers (Rev. A)
    PDF, 118 Kb, 修订版: A, 档案已发布: Apr 26, 2013
    TI's family of embedded clock LVDS SER/DES (FPD-link II) provides a 2-wire serial interface for displayapplications up to distances of 10 meters.

模型线

制造商分类

  • Semiconductors> Interface> Display & Imaging SerDes> FPD-Link II SerDes