Datasheet Texas Instruments SN74BCT8240A — 数据表
制造商 | Texas Instruments |
系列 | SN74BCT8240A |
具有八路反相缓冲器的IEEE Std 1149.1(JTAG)边界扫描测试设备
数据表
Scan Test Devices With Octal Inverting Buffers datasheet
PDF, 424 Kb, 修订版: E, 档案已发布: Dec 1, 1996
从文件中提取
价格
状态
SN74BCT8240ADW | |
---|---|
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
SN74BCT8240ADW | |
---|---|
N | 1 |
Pin | 24 |
Package Type | DW |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | BCT8240A |
Width (mm) | 7.5 |
Length (mm) | 15.4 |
Thickness (mm) | 2.35 |
Pitch (mm) | 1.27 |
Max Height (mm) | 2.65 |
Mechanical Data | 下载 |
参数化
Parameters / Models | SN74BCT8240ADW |
---|---|
Bits | 8 |
F @ Nom Voltage(Max), Mhz | 70 |
ICC @ Nom Voltage(Max), mA | 52 |
Operating Temperature Range, C | 0 to 70 |
Output Drive (IOL/IOH)(Max), mA | 64/-15 |
Package Group | SOIC |
Package Size: mm2:W x L, PKG | 24SOIC: 160 mm2: 10.3 x 15.5(SOIC) |
Rating | Catalog |
Technology Family | BCT |
VCC(Max), V | 5.5 |
VCC(Min), V | 4.5 |
Voltage(Nom), V | 5 |
tpd @ Nom Voltage(Max), ns | 9 |
生态计划
SN74BCT8240ADW | |
---|---|
RoHS | Compliant |
应用须知
- Programming CPLDs Via the 'LVT8986 LASPPDF, 819 Kb, 档案已发布: Nov 1, 2005
This application report summarizes key information required for understanding the 'LVT8986 linking addressable scan ports (LASPs) multidrop addressable IEEE Std 1149.1 (JTAG) test access port (TAP) transceiver. This report includes information about the 'LVT8986 secondary TAPs, bypass and linking shadow protocol, scan-path description languages, serial vector format files, and an example of how to
模型线
系列: SN74BCT8240A (1)
制造商分类
- Semiconductors> Logic> Specialty Logic> Boundary Scan (JTAG) Logic