Datasheet Texas Instruments SN74BCT8373A — 数据表

制造商Texas Instruments
系列SN74BCT8373A
Datasheet Texas Instruments SN74BCT8373A

具有八进制D型闩锁的IEEE Std 1149.1(JTAG)边界扫描测试设备

数据表

Scan Test Devices With Octal D-Type Latches datasheet
PDF, 421 Kb, 修订版: F, 档案已发布: Jul 1, 1996
从文件中提取

价格

状态

SN74BCT8373ADW
Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

打包

SN74BCT8373ADW
N1
Pin24
Package TypeDW
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Package QTY25
CarrierTUBE
Device MarkingBCT8373A
Width (mm)7.5
Length (mm)15.4
Thickness (mm)2.35
Pitch (mm)1.27
Max Height (mm)2.65
Mechanical Data下载

参数化

Parameters / ModelsSN74BCT8373ADW
SN74BCT8373ADW
Bits8
F @ Nom Voltage(Max), Mhz70
ICC @ Nom Voltage(Max), mA52
Operating Temperature Range, C0 to 70
Output Drive (IOL/IOH)(Max), mA64/-15
Package GroupSOIC
Package Size: mm2:W x L, PKG24SOIC: 160 mm2: 10.3 x 15.5(SOIC)
RatingCatalog
Technology FamilyBCT
VCC(Max), V5.5
VCC(Min), V4.5
Voltage(Nom), V5
tpd @ Nom Voltage(Max), ns9.5

生态计划

SN74BCT8373ADW
RoHSCompliant

应用须知

  • Programming CPLDs Via the 'LVT8986 LASP
    PDF, 819 Kb, 档案已发布: Nov 1, 2005
    This application report summarizes key information required for understanding the 'LVT8986 linking addressable scan ports (LASPs) multidrop addressable IEEE Std 1149.1 (JTAG) test access port (TAP) transceiver. This report includes information about the 'LVT8986 secondary TAPs, bypass and linking shadow protocol, scan-path description languages, serial vector format files, and an example of how to

模型线

系列: SN74BCT8373A (1)

制造商分类

  • Semiconductors> Logic> Specialty Logic> Boundary Scan (JTAG) Logic