Datasheet Texas Instruments SN74FB2033A — 数据表

制造商Texas Instruments
系列SN74FB2033A
Datasheet Texas Instruments SN74FB2033A

8位TTL / BTL注册收发器

数据表

8-Bit TTL/BTL Registered Transceiver datasheet
PDF, 740 Kb, 修订版: M, 档案已发布: Sep 10, 2001
从文件中提取

价格

状态

SN74FB2033ARCRG3
Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

打包

SN74FB2033ARCRG3
N1
Pin52
Package TypeRC
Industry STD TermQFP
JEDEC CodeS-PQFP-G
Package QTY500
CarrierLARGE T&R
Device MarkingFB2033A
Width (mm)10
Length (mm)10
Thickness (mm)2
Pitch (mm).65
Max Height (mm)2.45
Mechanical Data下载

参数化

Parameters / ModelsSN74FB2033ARCRG3
SN74FB2033ARCRG3
Bits8
F @ Nom Voltage(Max), Mhz150
ICC @ Nom Voltage(Max), mA70
Operating Temperature Range, C0 to 70
Output Drive (IOL/IOH)(Max), mA100/-32
Package GroupQFP
Package Size: mm2:W x L, PKG52QFP: 174 mm2: 13.2 x 13.2(QFP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyFB
VCC(Max), V5.25
VCC(Min), V4.75
Voltage(Nom), V5
tpd @ Nom Voltage(Max), ns8

生态计划

SN74FB2033ARCRG3
RoHSCompliant

应用须知

  • Next-Generation BTL/Futurebus Transceivers Allow Single-Sided SMT Manufacturing (Rev. C)
    PDF, 65 Kb, 修订版: C, 档案已发布: Mar 1, 1997
    BTL- and Futurebus-compatible transceivers and switching level meet the requirements of today?s high-speed data-communications and provide significant performance advantages over conventional backplane implementations. This document discusses the current and next generation of BTL/Futurebus Transceivers and the design trade-offs required when using these devices.
  • GTL/BTL: A Low-Swing Solution for High-Speed Digital Logic (Rev. A)
    PDF, 184 Kb, 修订版: A, 档案已发布: Mar 1, 1997
    GTL and BTL transceivers provide high-performance, excellent signal integrity and cost-effectiveness in high-speed backplane and point-to-point applications. This document discusses the GTL and BTL devices input/output (I/O) structure, power consumption, simultaneous switching, slew rate, and signal integrity. Design considerations for using these devices are provided.
  • Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices
    PDF, 209 Kb, 档案已发布: May 10, 2002
    Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features

模型线

系列: SN74FB2033A (1)

制造商分类

  • Semiconductors> Logic> Backplane Logic (GTL/TTL/BTL/ECL Transceiver/Translator)