Datasheet Texas Instruments SN74LVTH182502A — 数据表

制造商Texas Instruments
系列SN74LVTH182502A
Datasheet Texas Instruments SN74LVTH182502A

具有18位通用总线收发器的3.3V ABT扫描测试设备

数据表

SN54LVTH18502A, SN54LVTH182502A, SN74LVTH18502A, SN74LVTH182502A datasheet
PDF, 890 Kb, 修订版: C, 档案已发布: Jun 3, 2004
从文件中提取

价格

状态

SN74LVTH182502APMSN74LVTH182502APMR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

打包

SN74LVTH182502APMSN74LVTH182502APMR
N12
Pin6464
Package TypePMPM
Industry STD TermLQFPLQFP
JEDEC CodeS-PQFP-GS-PQFP-G
Package QTY1601000
CarrierJEDEC TRAY (10+1)LARGE T&R
Device MarkingLVTH182502ALVTH182502A
Width (mm)1010
Length (mm)1010
Thickness (mm)1.41.4
Pitch (mm).5.5
Max Height (mm)1.61.6
Mechanical Data下载下载

参数化

Parameters / ModelsSN74LVTH182502APM
SN74LVTH182502APM
SN74LVTH182502APMR
SN74LVTH182502APMR
Bits1818
F @ Nom Voltage(Max), Mhz160160
ICC @ Nom Voltage(Max), mA2424
Operating Temperature Range, C-40 to 85-40 to 85
Output Drive (IOL/IOH)(Max), mA64/-3264/-32
Package GroupLQFPLQFP
Package Size: mm2:W x L, PKG64LQFP: 144 mm2: 12 x 12(LQFP)64LQFP: 144 mm2: 12 x 12(LQFP)
RatingCatalogCatalog
Technology FamilyLVTLVT
VCC(Max), V3.63.6
VCC(Min), V2.72.7
Voltage(Nom), V3.33.3
tpd @ Nom Voltage(Max), ns5.75.7

生态计划

SN74LVTH182502APMSN74LVTH182502APMR
RoHSCompliantCompliant

应用须知

  • Programming CPLDs Via the 'LVT8986 LASP
    PDF, 819 Kb, 档案已发布: Nov 1, 2005
    This application report summarizes key information required for understanding the 'LVT8986 linking addressable scan ports (LASPs) multidrop addressable IEEE Std 1149.1 (JTAG) test access port (TAP) transceiver. This report includes information about the 'LVT8986 secondary TAPs, bypass and linking shadow protocol, scan-path description languages, serial vector format files, and an example of how to
  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, 修订版: A, 档案已发布: Mar 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, 档案已发布: Dec 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.
  • Bus-Hold Circuit
    PDF, 418 Kb, 档案已发布: Feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of

模型线

系列: SN74LVTH182502A (2)

制造商分类

  • Semiconductors> Logic> Specialty Logic> Boundary Scan (JTAG) Logic