Datasheet Texas Instruments SN75LVDS84 — 数据表
制造商 | Texas Instruments |
系列 | SN75LVDS84 |
FlatLink(TM)变送器
数据表
价格
状态
SN75LVDS84DGG | SN75LVDS84DGGG4 | SN75LVDS84DGGR | SN75LVDS84DGGRG4 | |
---|---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No | No | No |
打包
SN75LVDS84DGG | SN75LVDS84DGGG4 | SN75LVDS84DGGR | SN75LVDS84DGGRG4 | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 48 | 48 | 48 | 48 |
Package Type | DGG | DGG | DGG | DGG |
Industry STD Term | TSSOP | TSSOP | TSSOP | TSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 40 | 40 | 2000 | 2000 |
Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
Device Marking | SN75LVDS84 | SN75LVDS84 | SN75LVDS84 | SN75LVDS84 |
Width (mm) | 6.1 | 6.1 | 6.1 | 6.1 |
Length (mm) | 12.5 | 12.5 | 12.5 | 12.5 |
Thickness (mm) | 1.15 | 1.15 | 1.15 | 1.15 |
Pitch (mm) | .5 | .5 | .5 | .5 |
Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.2 |
Mechanical Data | 下载 | 下载 | 下载 | 下载 |
参数化
Parameters / Models | SN75LVDS84DGG | SN75LVDS84DGGG4 | SN75LVDS84DGGR | SN75LVDS84DGGRG4 |
---|---|---|---|---|
Operating Temperature Range, C | 0 to 70 | 0 to 70 | 0 to 70 | 0 to 70 |
Package Group | TSSOP | TSSOP | TSSOP | TSSOP |
Package Size: mm2:W x L, PKG | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) |
Protocols | Channel-Link I | Channel-Link I | Channel-Link I | Channel-Link I |
Rating | Catalog | Catalog | Catalog | Catalog |
Supply Voltage(s), V | 3.3 | 3.3 | 3.3 | 3.3 |
生态计划
SN75LVDS84DGG | SN75LVDS84DGGG4 | SN75LVDS84DGGR | SN75LVDS84DGGRG4 | |
---|---|---|---|---|
RoHS | Compliant | Compliant | Compliant | Compliant |
应用须知
- Time Budgeting of the Flatlink Interface Application ReportPDF, 99 Kb, 档案已发布: Jun 11, 1997
This document describes the FlatLinkE point-to-point data-transmission interface that provides better than a two-to-one reduction in the number of signal lines used for synchronous parallel data-bus structures. - Flatlink Data Transmission System Design Overview (Rev. A)PDF, 127 Kb, 修订版: A, 档案已发布: Jun 1, 2001
FlatLink is a data transmission system that can provide better than a 2:1 reduction in the number of signal lines used for synchronous parallel data bus structures with no loss in data throughput. To do this, FlatLink takes single-ended data at clock rates of up to 68 MHz and increases the data signaling rate seven times up to 476 Mbps. The following report provides some design guidelinesfo
模型线
系列: SN75LVDS84 (4)
制造商分类
- Semiconductors> Interface> Display & Imaging SerDes> FlatLink/FPD-Link (LVDS for LCD)