Datasheet Texas Instruments SN75LVDS86 — 数据表

制造商Texas Instruments
系列SN75LVDS86
Datasheet Texas Instruments SN75LVDS86

FlatLink(TM)接收器

数据表

Flatlink Receiver datasheet
PDF, 400 Kb, 修订版: D, 档案已发布: May 10, 2006
从文件中提取

价格

状态

SN75LVDS86DGGSN75LVDS86DGGG4SN75LVDS86DGGR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNo

打包

SN75LVDS86DGGSN75LVDS86DGGG4SN75LVDS86DGGR
N123
Pin484848
Package TypeDGGDGGDGG
Industry STD TermTSSOPTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY40402000
CarrierTUBETUBELARGE T&R
Device MarkingSN75LVDS86SN75LVDS86SN75LVDS86
Width (mm)6.16.16.1
Length (mm)12.512.512.5
Thickness (mm)1.151.151.15
Pitch (mm).5.5.5
Max Height (mm)1.21.21.2
Mechanical Data下载下载下载

参数化

Parameters / ModelsSN75LVDS86DGG
SN75LVDS86DGG
SN75LVDS86DGGG4
SN75LVDS86DGGG4
SN75LVDS86DGGR
SN75LVDS86DGGR
Approx. Price (US$)2.94 | 1ku
Data Throughput(Mb/s)163
Driver (RL)(Ohms)100
Number of Parallel Outputs21
Operating Temperature Range, C0 to 700 to 70
Operating Temperature Range(C)0 to 70
PLL Frequency(MHz)31 - 68
Package GroupTSSOPTSSOPTSSOP
Package Size: mm2:W x L, PKG48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP)48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP)
Package Size: mm2:W x L (PKG)48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP)
ProtocolsChannel-Link IChannel-Link I
RatingCatalogCatalogCatalog
Receiver (Vth)(mV)100
Serial Data Receiver Channels3
Supply Voltage(s), V3.33.3
Supply Voltage(s)(V)3.3

生态计划

SN75LVDS86DGGSN75LVDS86DGGG4SN75LVDS86DGGR
RoHSCompliantCompliantCompliant
Pb FreeYes

应用须知

  • Time Budgeting of the Flatlink Interface Application Report
    PDF, 99 Kb, 档案已发布: Jun 11, 1997
    This document describes the FlatLinkE point-to-point data-transmission interface that provides better than a two-to-one reduction in the number of signal lines used for synchronous parallel data-bus structures.
  • Flatlink Data Transmission System Design Overview (Rev. A)
    PDF, 127 Kb, 修订版: A, 档案已发布: Jun 1, 2001
    FlatLink is a data transmission system that can provide better than a 2:1 reduction in the number of signal lines used for synchronous parallel data bus structures with no loss in data throughput. To do this, FlatLink takes single-ended data at clock rates of up to 68 MHz and increases the data signaling rate seven times up to 476 Mbps. The following report provides some design guidelinesfo

模型线

制造商分类

  • Semiconductors> Interface> Display & Imaging SerDes> FlatLink/FPD-Link (LVDS for LCD)