Datasheet Texas Instruments THS0842 — 数据表
制造商 | Texas Instruments |
系列 | THS0842 |
双通道,8位,40MSPS模数转换器(ADC)
数据表
Dual-Input, 8-Bit, 40 MSPS, Low-Power ADC w/ Single or Dual Parallel Bus Output datasheet
PDF, 503 Kb, 修订版: A, 档案已发布: Aug 10, 2000
从文件中提取
价格
状态
THS0842IPFB | |
---|---|
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
打包
THS0842IPFB | |
---|---|
N | 1 |
Pin | 48 |
Package Type | PFB |
Industry STD Term | TQFP |
JEDEC Code | S-PQFP-G |
Package QTY | 250 |
Carrier | JEDEC TRAY (10+1) |
Device Marking | TJ0842 |
Width (mm) | 7 |
Length (mm) | 7 |
Thickness (mm) | 1 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | 下载 |
参数化
Parameters / Models | THS0842IPFB |
---|---|
# Input Channels | 2 |
Analog Input BW, MHz | 600 |
Architecture | Pipeline |
DNL(Max), +/-LSB | 2 |
DNL(Typ), +/-LSB | 0.7 |
ENOB, Bits | 6.8 |
INL(Max), +/-LSB | 2.2 |
INL(Typ), +/-LSB | 1.5 |
Input Buffer | No |
Input Range, Vp-p | 1.3 |
Interface | Parallel CMOS |
Operating Temperature Range, C | -40 to 85 |
Package Group | TQFP |
Package Size: mm2:W x L, PKG | 48TQFP: 81 mm2: 9 x 9(TQFP) |
Power Consumption(Typ), mW | 320 |
Rating | Catalog |
Reference Mode | Ext,Int |
Resolution, Bits | 8 |
SFDR, dB | 52 |
SINAD, dB | 43.3 |
SNR, dB | 42.7 |
Sample Rate(Max), MSPS | 40 |
生态计划
THS0842IPFB | |
---|---|
RoHS | Compliant |
应用须知
- CDCE62005 as Clock Solution for High-Speed ADCsPDF, 805 Kb, 档案已发布: Sep 4, 2008
TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements - Phase Noise Performance and Jitter Cleaning Ability of CDCE72010PDF, 2.3 Mb, 档案已发布: Jun 2, 2008
This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig - CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital ConvertersPDF, 424 Kb, 档案已发布: Jun 8, 2008
Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers - Noise Analysis for High Speed Op Amps (Rev. A)PDF, 256 Kb, 修订版: A, 档案已发布: Jan 17, 2005
As system bandwidths have increased an accurate estimate of the noise contribution for each element in the signal channel has become increasingly important. Many designers are not however particularly comfortable with the calculations required to predict the total noise for an op amp or in the conversions between the different descriptions of noise. Considerable inconsistency between manufactu
模型线
系列: THS0842 (1)
制造商分类
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)