Datasheet Texas Instruments TLC2555 — 数据表
制造商 | Texas Instruments |
系列 | TLC2555 |
12位,400 kSPS ADC,串行输出,与TMS320兼容(最高10MHz),单通道伪微分
数据表
5 V, Low-Power, 12-Bit, 175/360 KSPS, Serial ADC with AutoPower Down datasheet
PDF, 1.1 Mb, 修订版: D, 档案已发布: Oct 17, 2002
从文件中提取
价格
状态
TLC2555ID | TLC2555IDGK | TLC2555IDGKG4 | |
---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No | No |
打包
TLC2555ID | TLC2555IDGK | TLC2555IDGKG4 | |
---|---|---|---|
N | 1 | 2 | 3 |
Pin | 8 | 8 | 8 |
Package Type | D | DGK | DGK |
Industry STD Term | SOIC | VSSOP | VSSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G |
Package QTY | 75 | 80 | 80 |
Carrier | TUBE | TUBE | TUBE |
Device Marking | 2555I | AHK | AHK |
Width (mm) | 3.91 | 3 | 3 |
Length (mm) | 4.9 | 3 | 3 |
Thickness (mm) | 1.58 | .97 | .97 |
Pitch (mm) | 1.27 | .65 | .65 |
Max Height (mm) | 1.75 | 1.07 | 1.07 |
Mechanical Data | 下载 | 下载 | 下载 |
参数化
Parameters / Models | TLC2555ID | TLC2555IDGK | TLC2555IDGKG4 |
---|---|---|---|
# Input Channels | 1 | 1 | 1 |
Analog Voltage AVDD(Max), V | 5.5 | 5.5 | 5.5 |
Analog Voltage AVDD(Min), V | 4.5 | 4.5 | 4.5 |
Architecture | SAR | SAR | SAR |
Digital Supply(Max), V | 5.5 | 5.5 | 5.5 |
Digital Supply(Min), V | 4.5 | 4.5 | 4.5 |
INL(Max), +/-LSB | 1 | 1 | 1 |
Input Range(Max), V | 5.5 | 5.5 | 5.5 |
Input Type | Pseudo-Differential | Pseudo-Differential | Pseudo-Differential |
Integrated Features | N/A | N/A | N/A |
Interface | SPI | SPI | SPI |
Multi-Channel Configuration | N/A | N/A | N/A |
Operating Temperature Range, C | -40 to 85 | -40 to 85 | -40 to 85 |
Package Group | SOIC | VSSOP | VSSOP |
Package Size: mm2:W x L, PKG | 8SOIC: 29 mm2: 6 x 4.9(SOIC) | 8VSSOP: 15 mm2: 4.9 x 3(VSSOP) | 8VSSOP: 15 mm2: 4.9 x 3(VSSOP) |
Power Consumption(Typ), mW | 15 | 15 | 15 |
Rating | Catalog | Catalog | Catalog |
Reference Mode | Ext | Ext | Ext |
Resolution, Bits | 12 | 12 | 12 |
SINAD, dB | 72 | 72 | 72 |
SNR, dB | 72 | 72 | 72 |
Sample Rate (max), SPS | 400kSPS | 400kSPS | 400kSPS |
Sample Rate(Max), MSPS | 0.4 | 0.4 | 0.4 |
THD(Typ), dB | -84 | -84 | -84 |
生态计划
TLC2555ID | TLC2555IDGK | TLC2555IDGKG4 | |
---|---|---|---|
RoHS | Compliant | Compliant | Compliant |
应用须知
- Determining Minimum Acquisition Times for SAR ADCs, part 2PDF, 215 Kb, 档案已发布: Mar 17, 2011
The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
模型线
系列: TLC2555 (3)
制造商分类
- Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)