Datasheet MCP660, MCP661, MCP662, MCP663, MCP664, MCP665, MCP669 (Microchip) - 2

制造商Microchip
描述The MCP66x family of operational amplifiers features high gain bandwidth product, and high output short circuit current
页数 / 页68 / 2 — MCP660/1/2/3/4/5/9. Package Types. MCP660. MCP661. MCP662. MCP663. …
文件格式/大小PDF / 2.6 Mb
文件语言英语

MCP660/1/2/3/4/5/9. Package Types. MCP660. MCP661. MCP662. MCP663. MCP664. MCP665. MCP669

MCP660/1/2/3/4/5/9 Package Types MCP660 MCP661 MCP662 MCP663 MCP664 MCP665 MCP669

该数据表的模型线

文件文字版本

link to page 19
MCP660/1/2/3/4/5/9 Package Types MCP660 MCP660 MCP661
4x4 QFN* SOIC, TSSOP SOT-23-5 TC - C NC 1 14 VOUTC V 1 5 V OU IN OUT DD NC NC V V NC 2 13 VINC- 16 15 14 13 NC 3 12 V V 2 INC+ SS NC 1 12 VINC+ VDD 4 11 VSS V 3 4 V NC IN- 2 11 V IN+ EP SS VINA+ 5 10 VINB+ V 17 DD 3 10 VINB+ VINA- 6 9 VINB- VINA+ 4 9 VINB- VOUTA 7 8 VOUTB 5 6 7 8 - A TA TB IN NC V OUV OUV
MCP661 MCP661 MCP662 MCP662
SOIC 2x3 TDFN* MSOP, SOIC 3x3 DFN* NC 1 8 NC NC 1 8 CS V 1 8 V OUTA DD VOUTA 1 8 VDD VIN- 2 7 VDD V 2 EP 7 V V V IN– DD INA- 2 7 OUTB VINA- 2 7 VOUTB EP V 3 6 V 9 V IN+ OUT V 3 6 V INA+ 3 6 VINB- VINA+ 3 9 6 VINB- IN+ OUT V 4 5 NC V SS V SS 4 5 VINB+ 4 5 NC V SS SS 4 5 VINB+
MCP663 MCP663 MCP664
SOIC SOT-23-6 SOIC, TSSOP NC 1 8 CS 1 6 V V V DD OUTA 1 14 VOUTD OUT VIN- 2 7 VDD VINA- 2 13 VIND- V V 2 5 CS IN+ 3 6 VOUT SS VINA+ 3 12 VIND+ V V SS 4 5 NC DD 4 11 VSS V 3 4 V IN+ IN- VINB+ 5 10 VINC+ VINB- 6 9 VINC- VOUTB 7 8 VOUTC
MCP665 MCP665 MCP669
3x3 DFN* MSOP 4x4 QFN* V D 1 10 V A - OUTA VDD OUTA 1 10 VDD AD D VINA- 2 9 VOUTB V OUT OUT IN INA- 2 9 VOUTB V CS V V V EP INA+ 3 8 VINB- 11 VINA+ 3 8 VINB- 16 15 14 13 VSS 4 7 VINB+ VSS V 5 4 7 VINB+ 1 12 CS INA- VIND+ A 6 CSB CSA 5 6 CSB VINA+ 2 11 V EP SS V 17 DD 3 10 VINC+ VINB+ 4 9 VINC- 5 6 7 8 - B TB BC TC INV OUV CS OUV * Includes Exposed Thermal Pad (EP); see Table 3-1. DS20002194E-page 2  2009-2014 Microchip Technology Inc. Document Outline 60 MHz, 32 V/µs Rail-to-Rail Output (RRO) Op Amps Features: Typical Applications: Design Aids: Description: Typical Application Circuit High Gain-Bandwidth Op Amp Portfolio Package Types 1.0 Electrical Characteristics 1.1 Absolute Maximum Ratings † 1.2 Specifications DC Electrical Specifications AC Electrical Specifications Digital Electrical Specifications Temperature Specifications 1.3 Timing Diagram FIGURE 1-1: Timing Diagram. 1.4 Test Circuits FIGURE 1-2: AC and DC Test Circuit for Most Specifications. 2.0 Typical Performance Curves 2.1 DC Signal Inputs FIGURE 2-1: Input Offset Voltage. FIGURE 2-2: Input Offset Voltage Drift. FIGURE 2-3: Input Offset Voltage vs. Power Supply Voltage with VCM = 0V. FIGURE 2-4: Input Offset Voltage vs. Output Voltage. FIGURE 2-5: Low-Input Common-Mode Voltage Headroom vs. Ambient Temperature. FIGURE 2-6: High-Input Common-Mode Voltage Headroom vs. Ambient Temperature. FIGURE 2-7: Input Offset Voltage vs. Common-Mode Voltage with VDD = 2.5V. FIGURE 2-8: Input Offset Voltage vs. Common-Mode Voltage with VDD = 5.5V. FIGURE 2-9: CMRR and PSRR vs. Ambient Temperature. FIGURE 2-10: DC Open-Loop Gain vs. Ambient Temperature. FIGURE 2-11: DC Open-Loop Gain vs. Load Resistance. FIGURE 2-12: Input Bias and Offset Currents vs. Ambient Temperature with VDD = 5.5V. FIGURE 2-13: Input Bias Current vs. Input Voltage (below VSS). FIGURE 2-14: Input Bias and Offset Currents vs. Common-Mode Input Voltage with TA = +85°C. FIGURE 2-15: Input Bias and Offset Currents vs. Common-Mode Input Voltage with TA = +125°C. 2.2 Other DC Voltages and Currents FIGURE 2-16: Output Voltage Headroom vs. Output Current. FIGURE 2-17: Output Voltage Headroom vs. Ambient Temperature. FIGURE 2-18: Output Short Circuit Current vs. Power Supply Voltage. FIGURE 2-19: Supply Current vs. Power Supply Voltage. FIGURE 2-20: Supply Current vs. Common-Mode Input Voltage. 2.3 Frequency Response FIGURE 2-21: CMRR and PSRR vs. Frequency. FIGURE 2-22: Open-Loop Gain vs. Frequency. FIGURE 2-23: Gain-Bandwidth Product and Phase Margin vs. Ambient Temperature. FIGURE 2-24: Gain-Bandwidth Product and Phase Margin vs. Common-Mode Input Voltage. FIGURE 2-25: Gain-Bandwidth Product and Phase Margin vs. Output Voltage. FIGURE 2-26: Closed-Loop Output Impedance vs. Frequency. FIGURE 2-27: Gain Peaking vs. Normalized Capacitive Load. FIGURE 2-28: Channel-to-Channel Separation vs. Frequency. 2.4 Noise and Distortion FIGURE 2-29: Input Noise Voltage Density vs. Frequency. FIGURE 2-30: Input Noise Voltage Density vs. Input Common-Mode Voltage with f = 100 Hz. FIGURE 2-31: Input Noise Voltage Density vs. Input Common-Mode Voltage with f = 1 MHz. FIGURE 2-32: Input Noise vs. Time with 0.1 Hz Filter. FIGURE 2-33: THD+N vs. Frequency. FIGURE 2-34: Change in Gain Magnitude and Phase vs. DC Input Voltage. 2.5 Time Response FIGURE 2-35: Non-Inverting Small Signal Step Response. FIGURE 2-36: Non-Inverting Large Signal Step Response. FIGURE 2-37: Inverting Small Signal Step Response. FIGURE 2-38: Inverting Large Signal Step Response. FIGURE 2-39: The MCP660/1/2/3/4/5/9 Family Shows No Input Phase Reversal with Overdrive. FIGURE 2-40: Slew Rate vs. Ambient Temperature. FIGURE 2-41: Maximum Output Voltage Swing vs. Frequency. 2.6 Chip Select Response FIGURE 2-42: CS Current vs. Power Supply Voltage. FIGURE 2-43: CS and Output Voltages vs. Time with VDD = 2.5V. FIGURE 2-44: CS and Output Voltages vs. Time with VDD = 5.5V. FIGURE 2-45: CS Hysteresis vs. Ambient Temperature. FIGURE 2-46: CS Turn-On Time vs. Ambient Temperature. FIGURE 2-47: CS’s Pull-Down Resistor (RPD) vs. Ambient Temperature. FIGURE 2-48: Quiescent Current in Shutdown vs. Power Supply Voltage. FIGURE 2-49: Output Leakage Current vs. Output Voltage. 3.0 Pin Descriptions TABLE 3-1: Pin Function Table 3.1 Analog Outputs 3.2 Analog Inputs 3.3 Power Supply Pins 3.4 Chip Select Digital Input (CS) 3.5 Exposed Thermal Pad (EP) 4.0 Applications 4.1 Input FIGURE 4-1: Simplified Analog Input ESD Structures. FIGURE 4-2: Protecting the Analog Inputs. FIGURE 4-3: Unity-Gain Voltage Limitations for Linear Operation. 4.2 Rail-to-Rail Output FIGURE 4-4: Output Current. FIGURE 4-5: Diagram for Power Calculations. 4.3 Distortion 4.4 Improving Stability FIGURE 4-6: Output Resistor, RISO, Stabilizes Large Capacitive Loads. FIGURE 4-7: Recommended RISO Values for Capacitive Loads. FIGURE 4-8: Amplifier with Parasitic Capacitance. FIGURE 4-9: Maximum Recommended RF vs. Gain. 4.5 MCP663 and MCP665 Chip Select 4.6 Power Supply 4.7 High Speed PCB Layout 4.8 Typical Applications FIGURE 4-10: 50W Line Driver. FIGURE 4-11: Transimpedance Amplifier for an Optical Detector. FIGURE 4-12: H-Bridge Driver. 5.0 Design Aids 5.1 SPICE Macro Model 5.2 FilterLab® Software 5.3 Microchip Advanced Part Selector (MAPS) 5.4 Analog Demonstration and Evaluation Boards 5.5 Design and Application Notes 6.0 Packaging Information 6.1 Package Marking Information Appendix A: Revision History Product Identification System Trademarks Worldwide Sales and Service