LTC1749 UUUPI FU CTIO SSENSE (Pin 1): Reference Sense Pin. GND selects a VREF MSBINV (Pin 22): MSB Inversion Control. Low inverts the of 0.7V. VDD selects 1.125V. When VSENSE is between 0.7V MSB, 2’s complement output format. High does not invert and 1.125V, VSENSE is used as VREF. The ADC input range the MSB, offset binary output format. is ±VREF/PGA gain. ENC (Pin 23): Encode Input. The input sample starts on the VCM (Pin 2): 2.0V Output and Input Common Mode Bias. positive edge. Bypass to ground with 4.7µF ceramic chip capacitor. ENC (Pin 24): Encode Complement Input. Conversion GND (Pins 3, 6, 9, 12, 13, 16, 19, 21, 36, 37): ADC Power starts on the negative edge. Bypass to ground with 0.1µF Ground. ceramic for single-ended ENCODE signal. A +IN (Pin 4): Positive Differential Analog Input. PGA (Pin 25): Programmable Gain Amplifier Control. Low A – selects an effective front-end gain of 1. High selects an IN (Pin 5): Negative Differential Analog Input. effective gain of 1 2/3. The ADC input range is ±V V REF/PGA DD (Pins 7, 8, 17, 18, 20): 5V Supply. Bypass to AGND gain. with 1µF ceramic chip capacitors at Pin 8 and Pin 18. CLKOUT (Pin 26): Data Valid Output. Latch data on the REFLB (Pin 10): ADC Low Reference. Bypass to Pin 11 rising edge of CLKOUT. with 0.1µF ceramic chip capacitor. Do not connect to Pin␣ 14. OGND (Pins 27, 38, 47): Output Driver Ground. REFHA (Pin 11): ADC High Reference. Bypass to Pin 10 with NC (Pins 28, 29): No Internal Connection. 0.1µF ceramic chip capacitor, to Pin 14 with a 4.7µF ceramic D0, D1 (Pins 30, 31): Digital Outputs. capacitor and to ground with 1µF ceramic capacitor. OVDD (Pins 32, 43): Positive Supply for the Output Driv- REFLA (Pin 14): ADC Low Reference. Bypass to Pin 15 with ers. Bypass to ground with 0.1µF ceramic chip capacitor. 0.1µF ceramic chip capacitor, to Pin 11 with a 4.7µF ce- D2-D4 (Pins 33 to 35): Digital Outputs. ramic capacitor and to ground with 1µF ceramic capacitor. D5-D8 (Pins 39 to 42): Digital Outputs. REFHB (Pin 15): ADC High Reference. Bypass to Pin 14 D9-D11 (Pins 44 to 46): Digital Outputs. with 0.1µF ceramic chip capacitor. Do not connect to Pin␣ 11. OF (Pin 48): Over/Under Flow Output. High when an over or under flow has occurred. 1749f 9