link to page 7 Data SheetAD9656AC SPECIFICATIONS, VREF = 1.4 V AVDD = 1.8 V, DRVDD = 1.8 V, 2.8 V p-p full-scale differential input, 1.4 V reference, AIN = −1.0 dBFS, 125 MSPS, unless otherwise noted. Table 3. Parameter1TemperatureMinTypMaxUnit SIGNAL-TO-NOISE RATIO (SNR) fIN = 9.7 MHz 25°C 80.1 dBFS fIN = 16 MHz 25°C 79.9 dBFS fIN = 64 MHz Full 75.7 78.1 dBFS fIN = 128 MHz 25°C 75 dBFS fIN = 201 MHz 25°C 72.7 dBFS fIN = 301 MHz 25°C 69.7 dBFS SIGNAL-TO-NOISE-AND-DISTORTION (SINAD) RATIO fIN = 9.7 MHz 25°C 79.6 dBFS fIN = 16 MHz 25°C 78.4 dBFS fIN = 64 MHz Full 74.8 77.3 dBFS fIN = 128 MHz 25°C 74.4 dBFS fIN = 201 MHz 25°C 71 dBFS fIN = 301 MHz 25°C 68.6 dBFS EFFECTIVE NUMBER OF BITS (ENOB) fIN = 9.7 MHz 25°C 12.9 Bits fIN = 16 MHz 25°C 12.7 Bits fIN = 64 MHz Full 12.1 12.5 Bits fIN = 128 MHz 25°C 12.1 Bits fIN = 201 MHz 25°C 11.5 Bits fIN = 301 MHz 25°C 11.1 Bits SPURIOUS-FREE DYNAMIC RANGE (SFDR) fIN = 9.7 MHz 25°C 89 dBc fIN = 16 MHz 25°C 87 dBc fIN = 64 MHz Full 78 86 dBc fIN = 128 MHz 25°C 84 dBc fIN = 201 MHz 25°C 76 dBc fIN = 301 MHz 25°C 75 dBc WORST HARMONIC (SECOND OR THIRD) fIN = 9.7 MHz 25°C −89 dBc fIN = 16 MHz 25°C −87 dBc fIN = 64 MHz Full −86 −78 dBc fIN = 128 MHz 25°C −84 dBc fIN = 201 MHz 25°C −76 dBc fIN = 301 MHz 25°C −75 dBc WORST OTHER SPUR OR HARMONIC (EXCLUDING SECOND OR THIRD) fIN = 9.7 MHz 25°C −96 dBc fIN = 16 MHz 25°C −92 dBc fIN = 64 MHz Full −90 −87 dBc fIN = 128 MHz 25°C −89 dBc fIN = 201 MHz 25°C −93 dBc fIN = 301 MHz 25°C −90 dBc Rev. A | Page 5 of 46 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS, VREF = 1.4 V DC SPECIFICATIONS, VREF = 1.0 V AC SPECIFICATIONS, VREF = 1.4 V AC SPECIFICATIONS, VREF = 1.0 V DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS VREF = 1.4 V VREF = 1.0 V EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common-Mode Voltage Differential Input Configurations VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS JESD204B Transmit Top Level Description JESD204B Overview JESD204B Configurations Initial JESD204B Link Startup Resynchronization JESD204B Synchronization Details CGS Phase ILAS Phase Data Transmission Phase Link Setup Parameters Disable Lanes Before Changing Configuration Select Quick Configuration Option Configure Detailed Options Check FCHK, Checksum of JESD204B Interface Parameters Set Additional Digital Output Configuration Options Reenable Lanes After Configuration Frame and Lane Alignment Monitoring and Correction Digital Outputs and Timing SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open and Reserved Locations Default Values Logic Levels Channel Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS Device Index (Register 0x05) Transfer (Register 0xFF) Power Modes (Register 0x08) Bit 5—PDWN Pin Function Bit 4—JTX Standby Mode Bits[1:0]—Power Mode Enhancement Control (Register 0x0C) Bit 2—Chop Mode Output Mode (Register 0x14) Bits[7:5]—JTX CS Mode Bits[1:0]—Output Format Clock Phase Control (Register 0x16) Bits[6:4]—Input Clock Phase Adjust JTX User Pattern (Register 0xA0 to Register 0xA7) Resolution/Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) Bit 0—SDIO Pull-Down User I/O Control 3 (Register 0x102) Bit 3—VCM Power-Down APPLICATIONS INFORMATION DESIGN GUIDELINES POWER AND GROUND RECOMMENDATIONS CLOCK STABILITY CONSIDERATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS VCM REFERENCE DECOUPLING SPI PORT OUTLINE DIMENSIONS ORDERING GUIDE