Datasheet AD9629 (Analog Devices) - 4

制造商Analog Devices
描述12-Bit, 20 MSPS/40 MSPS/65 MSPS/80 MSPS, 1.8 V Analog-to-Digital Converter
页数 / 页33 / 4 — Data Sheet. AD9629. GENERAL DESCRIPTION
修订版B
文件格式/大小PDF / 1.1 Mb
文件语言英语

Data Sheet. AD9629. GENERAL DESCRIPTION

Data Sheet AD9629 GENERAL DESCRIPTION

该数据表的模型线

文件文字版本

Data Sheet AD9629 GENERAL DESCRIPTION
The AD9629 is a monolithic, single channel 1.8 V supply, 12-bit, deterministic and pseudorandom patterns, along with custom 20 MSPS/40 MSPS/65 MSPS/80 MSPS analog-to-digital conver- user-defined test pat erns entered via the serial port interface (SPI). ter (ADC). It features a high performance sample-and-hold A differential clock input with optional 1, 2, or 4 divide ratios circuit and on-chip voltage reference. controls al internal conversion cycles. The product uses multistage differential pipeline architecture The digital output data is presented in offset binary, gray code, with output error correction logic to provide 12-bit accuracy at or twos complement format. A data output clock (DCO) is 80 MSPS data rates and to guarantee no missing codes over the provided to ensure proper latch timing with receiving logic. Both full operating temperature range. 1.8 V and 3.3 V CMOS levels are supported. The ADC contains several features designed to maximize The AD9629 is available in a 32-lead RoHS compliant LFCSP flexibility and minimize system cost, such as programmable and is specified over the industrial temperature range (−40°C clock and data alignment and programmable digital test pattern to +85°C). generation. The available digital test patterns include built-in Rev. B | Page 3 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9629-80 AD9629-65 AD9629-40 AD9629-20 EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations Single-Ended Input Configuration VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) TIMING Data Clock Output (DCO) BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST BUILT-IN SELF-TEST (BIST) OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE OPEN LOCATIONS DEFAULT VALUES Logic Levels Transfer Register Map MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS USR2 (Register 0x101) Bit 3—Enable GCLK Detect Bit 2—Run GCLK Bit 0—Disable SDIO Pull-Down APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port Soft Reset OUTLINE DIMENSIONS ORDERING GUIDE