Datasheet AD9629 (Analog Devices) - 6
制造商 | Analog Devices |
描述 | 12-Bit, 20 MSPS/40 MSPS/65 MSPS/80 MSPS, 1.8 V Analog-to-Digital Converter |
页数 / 页 | 33 / 6 — Data Sheet. AD9629. AC SPECIFICATIONS. Table 2. AD9629-20/AD9629-40. … |
修订版 | B |
文件格式/大小 | PDF / 1.1 Mb |
文件语言 | 英语 |
Data Sheet. AD9629. AC SPECIFICATIONS. Table 2. AD9629-20/AD9629-40. AD9629-65. AD9629-80. Parameter1. Temp Min. Typ. Max. Min. Max Min Typ
该数据表的模型线
文件文字版本
Data Sheet AD9629 AC SPECIFICATIONS
AVDD = 1.8 V; DRVDD = 1.8 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference; AIN = −1.0 dBFS, 50% duty cycle clock, unless otherwise noted.
Table 2. AD9629-20/AD9629-40 AD9629-65 AD9629-80 Parameter1 Temp Min Typ Max Min Typ Max Min Typ Max Unit
SIGNAL-TO-NOISE RATIO (SNR) fIN = 9.7 MHz 25°C 71.4 71.3 71.3 dBFS fIN = 30.5 MHz 25°C 71.2 71.2 71.2 dBFS Full 70.5/70.7 70.6 dBFS fIN = 70 MHz 25°C 70.5/71.0 71.0 70.9 dBFS Full 70.3 dBFS fIN = 200 MHz 25°C 69.0 69.0 dBFS SIGNAL-TO-NOISE-AND-DISTORTION (SINAD) fIN = 9.7 MHz 25°C 71.4 71.3 71.2 dBFS fIN = 30.5 MHz 25°C 71.2 71.2 71.1 dBFS Full 70.5/70.6 70.5 dBFS fIN = 70 MHz 25°C 70.4/70.9 70.9 70.8 dBFS Full 70.2 dBFS fIN = 200 MHz 25°C 68 68 68 dBFS EFFECTIVE NUMBER OF BITS (ENOB) fIN = 9.7 MHz 25°C 11.4/11.6 11.6 11.5 Bits fIN = 30.5 MHz 25°C 11.4/11.5 11.5 11.5 Bits fIN = 70 MHz 25°C 11.4/11.5 11.5 11.5 Bits fIN = 200 MHz 25°C 11.0 11.0 11.0 Bits WORST SECOND OR THIRD HARMONIC fIN = 9.7 MHz 25°C −97 −97 −95 dBc fIN = 30.5 MHz 25°C −95 −95 −94 dBc Full −83 −83 dBc fIN = 70 MHz 25°C −96/−94 −95 −95 dBc Full −81 dBc fIN = 200 MHz 25°C −83 −83 −83 dBc SPURIOUS-FREE DYNAMIC RANGE (SFDR) fIN = 9.7 MHz 25°C 97 97 95 dBc fIN = 30.5 MHz 25°C 96/95 95 93 dBc Full 83 83 dBc fIN = 70 MHz 25°C 96/94 95 95 dBc Full 81 dBc fIN = 200 MHz 25°C 83 83 83 dBc WORST OTHER (HARMONIC OR SPUR) fIN = 9.7 MHz 25°C −100 −100 −100 dBc fIN = 30.5 MHz 25°C −100 −100 −100 dBc Full −92/−91 −93 dBc fIN = 70 MHz 25°C −97/−100 −100 −100 dBc Full −89 dBc fIN = 200 MHz 25°C −92 −92 −92 dBc TWO-TONE SFDR fIN = 30.5 MHz (−7 dBFS), 32.5 MHz (−7 dBFS) 25°C 90 90 90 dBc ANALOG INPUT BANDWIDTH 25°C 700 700 700 MHz 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions. Rev. B | Page 5 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9629-80 AD9629-65 AD9629-40 AD9629-20 EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations Single-Ended Input Configuration VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) TIMING Data Clock Output (DCO) BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST BUILT-IN SELF-TEST (BIST) OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE OPEN LOCATIONS DEFAULT VALUES Logic Levels Transfer Register Map MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS USR2 (Register 0x101) Bit 3—Enable GCLK Detect Bit 2—Run GCLK Bit 0—Disable SDIO Pull-Down APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port Soft Reset OUTLINE DIMENSIONS ORDERING GUIDE