Datasheet AD7944 (Analog Devices) - 6

制造商Analog Devices
描述14-Bit, 2.5 MSPS, PulSAR 15.5 mW ADC in LFCSP
页数 / 页29 / 6 — Data Sheet. AD7944. TIMING SPECIFICATIONS. Table 4. Parameter. Symbol. …
修订版C
文件格式/大小PDF / 699 Kb
文件语言英语

Data Sheet. AD7944. TIMING SPECIFICATIONS. Table 4. Parameter. Symbol. Test Conditions/Comments. Min. Typ. Max. Unit. 500µA. 10% VIO. 90% VIO

Data Sheet AD7944 TIMING SPECIFICATIONS Table 4 Parameter Symbol Test Conditions/Comments Min Typ Max Unit 500µA 10% VIO 90% VIO

该数据表的模型线

文件文字版本

link to page 6 link to page 6
Data Sheet AD7944 TIMING SPECIFICATIONS
AVDD = DVDD = 2.5 V, BVDD = 5 V, VIO = 1.8 V to 2.7 V, VREF = 4.096 V, TA = −40°C to +85°C, unless otherwise noted.1
Table 4. Parameter Symbol Test Conditions/Comments Min Typ Max Unit
Conversion Time: CNV Rising Edge tCONV Turbo mode 320 ns to Data Available tCONV Normal mode 420 ns Acquisition Time tACQ 80 ns Time Between Conversions tCYC Turbo mode 400 ns tCYC Normal mode 500 ns CNV Pulse Width tCNVH CS mode 10 ns Data Read During Conversion tDATA Turbo mode 190 ns tDATA Normal mode 290 ns Quiet Time During Acquisition from Last SCK tQUIET 20 ns Falling Edge to CNV Rising Edge SCK Period tSCK CS mode 9 ns tSCK Chain mode 11 ns SCK Low Time tSCKL 3.5 ns SCK High Time tSCKH 3.5 ns SCK Falling Edge to Data Remains Valid tHSDO 2 ns SCK Falling Edge to Data Valid Delay tDSDO 4 ns CNV or SDI Low to SDO D13 MSB Valid tEN 5 ns CNV or SDI High or Last SCK Falling Edge tDIS CS mode 8 ns to SDO High Impedance SDI Valid Setup Time from CNV Rising Edge tSSDICNV 4 ns SDI Valid Hold Time from CNV Rising Edge tHSDICNV CS mode 0 ns tHSDICNV Chain mode 0 ns SCK Valid Setup Time from CNV Rising Edge tSSCKCNV Chain mode 5 ns SCK Valid Hold Time from CNV Rising Edge tHSCKCNV Chain mode 5 ns SDI Valid Setup Time from SCK Falling Edge tSSDISCK Chain mode 2 ns SDI Valid Hold Time from SCK Falling Edge tHSDISCK Chain mode 3 ns SDI High to SDO High tDSDOSDI Chain mode with busy indicator 15 ns 1 See Figure 2 and Figure 3 for load conditions.
500µA I 10% VIO OL 90% VIO tDELAY tDELAY 1 1 V TO SDO 1.4V IH VIH 1 1 C V V L IL IL 20pF 1MINIMUM V
003
IH AND MAXIMUM VIL USED. SEE DIGITAL INPUTS
002
500µA I SPECIFICATIONS IN TABLE 3. OH
04658- 04658- Figure 2. Load Circuit for Digital Interface Timing Figure 3. Voltage Levels for Timing Rev. C | Page 5 of 28 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION APPLICATION DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CIRCUIT INFORMATION CONVERTER OPERATION CONVERSION MODES OF OPERATION Transfer Functions TYPICAL APPLICATION DIAGRAM ANALOG INPUTS DRIVER AMPLIFIER CHOICE VOLTAGE REFERENCE INPUT Internal Reference, REF = 4.096 V (PDREF Low) External 1.2 V Reference and Internal Buffer (PDREF High) External Reference (PDREF High, REFIN Low) Reference Decoupling POWER SUPPLY DIGITAL INTERFACE DATA READING OPTIONS Reading During Conversion, Fast Host (Turbo or Normal Mode) Split Reading, Any Speed Host (Turbo or Normal Mode) Reading During Acquisition, Any Speed Host (Turbo or Normal Mode) CS\ MODE, 3-WIRE WITHOUT BUSY INDICATOR CS\ MODE, 3-WIRE WITH BUSY INDICATOR CS\ MODE, 4-WIRE WITHOUT BUSY INDICATOR CS\ MODE, 4-WIRE WITH BUSY INDICATOR CHAIN MODE WITHOUT BUSY INDICATOR CHAIN MODE WITH BUSY INDICATOR APPLICATIONS INFORMATION LAYOUT EVALUATING AD7944 PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE