Data SheetAD9239PIN CONFIGURATION AND FUNCTION DESCRIPTIONCBDDM CDDDDDDDDDDDDDDDDM BDDIN – CIN +IN +IN – BNCAVVCAVVVAVAVAVNCAVAVAVVVAVVCAV727170696867666564636261605958575655NC154 NCPIN 1TEMPOUT2INDICATOR53 PGM0RBIAS352 PGM1AVDD451 PGM2NC5PIN 0 = EPAD = AGND50 PGM3NC649 NCAVDD748 AVDDVCM D8AD923947 VCM AAVDD946 AVDDTOP VIEWVIN – D 1045 VIN – A(Not to Scale)VIN + D 1144 VIN + AAVDD 1243 AVDDAVDD 1342 AVDDAVDD 1441 AVDDAVDD 1540 CSBCLK– 1639 SCLKCLK+ 1738 SDI/SDIOAVDD 1837 SDO192021222324252627282930313233343536NNCDCBADDDDNDDD+– D+– C+– B+– ADDNDNCAVAVESETDWRUTUTUTUTUTUTUTUTPDRGDRVDRVDRGDODODODODODODODONOTES 1. NC = NO CONNECT. 2. THE EXPOSED PADDLE MUST BE SOLDERED TO THE GROUND PLANE FOR THE LFCSP PACKAGE. SOLDERING THE EXPOSED PADDLE TO 004 THE CUSTOMER BOARD INCREASES THE RELIABILITY OF THE SOLDER JOINTS, MAXIMIZING THE THERMAL CAPABILITY OF THE PACKAGE. 06980- Figure 3. Pin Configuration Table 8. Pin Function Descriptions Pin No.MnemonicDescription 0 AGND Analog Ground (Exposed Paddle). 23, 34 DRGND Digital Output Driver Ground. 4, 7, 9, 12, 13, 14, AVDD 1.8 V Analog Supply. 15, 18, 20, 21, 41, 42, 43, 46, 48, 55, 57, 60, 61, 62, 64, 65, 66, 69, 71 24, 33 DRVDD 1.8 V Digital Output Driver Supply. 2 TEMPOUT Output Voltage to Monitor Temperature. 3 RBIAS External Resistor to Set the Internal ADC Core Bias Current. 8 VCM D Common-Mode Output Voltage Reference. 10 VIN − D ADC D Analog Complement. 11 VIN + D ADC D Analog True. 16 CLK− Input Clock Complement. 17 CLK+ Input Clock True. 22 RESET Digital Output Timing Reset. 25 DOUT + D ADC D True Digital Output. 26 DOUT − D ADC D Complement Digital Output. 27 DOUT + C ADC C True Digital Output. 28 DOUT − C ADC C Complement Digital Output. 29 DOUT + B ADC B True Digital Output. 30 DOUT − B ADC B Complement Digital Output. 31 DOUT + A ADC A True Digital Output. 32 DOUT − A ADC A Complement Digital Output. 35 PDWN Power-Down. Rev. E | Page 9 of 40 Document Outline Features Applications Functional Block Diagram General Description Product Highlights Table of Contents Revision History Specifications AC Specifications Digital Specifications Switching Specifications Timing Diagram Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Description Typical Performance Characteristics Equivalent Circuits Theory of Operation Analog Input Considerations Differential Input Configurations Single-Ended Input Configuration Clock Input Considerations Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation Digital Start-Up Sequence Minimize Skew and Time Misalignment (Optional) Link Initialization (Required) Digital Outputs and Timing Digital Output Scrambler and Error Code Correction Error Correction Code Scramblers Inverter Balance Example Calculating the Parity Bits for the Hamming Code TEMPOUT Pin RBIAS Pin VCMx Pins RESET Pin PDWN Pin SDO Pin SDI/SDIO Pin SCLK Pin CSB Pin PGMx Pins Serial Port Interface (SPI) Hardware Interface Memory Map Reading the Memory Map Table Reserved Locations Default Values Logic Levels Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations Outline Dimensions Ordering Guide