link to page 22 link to page 22 link to page 22 link to page 23 AD7264Data SheetPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONSND _G B A F+–+–_CNDNDCCAABBARE_GCCCCCVAGAVG0G1G2G3BAD876543210987444444444333+–+–_CFNCCAABBARECCCCCVAGAVG0G1G2G3C136 CAL48 47 46 45 44 43 42 41 40 39 38 37A_CBVCCAV235 CSCCV334 SCLKC136 CALA–A_CBVCCPIN 1V433 AVA+CCAV2INDICATOR35 CSCCAGND5AD726432 DOUTAV334 SCLKAGND631 DA–OUTBTOP VIEWAV730 CV4CCOUTA33 AV(Not to Scale)A+CCAGND829 COUTBAGND532 DOUTAV928 DGNDB+AD7264V1027 VAGND631 DB–DRIVETOP VIEWOUTBAV1126 CCCOUTCAVCC 7(Not to Scale)30 COUTAC1225 CC_CDVCCOUTDAGND829 COUTB345678901234V928 DGND111111122222B++–+–DBL1027 VVINDRIVECCDDCCB–FECCCCNNDPD2PD1/DSAVRE0CC1126 CFOUTC_GAGAVDVCPDC_CDVCC 1225 CREOUTD_C C13 14 15 16 17 18 19 20 21 22 23 24CNOTES+–+–DBD21 4 CCDDINFCC1. THE EXPOSED METAL PADDLE ON THE BOTTOM OF THE LFCSP PACKAGE MUSTCCCCNNPDPD/DSEL -00 BE SOLDERED TO PCB GROUND FOR PROPER HEAT DISSIPATION AND ALSO FOR 32 _GRE0AGAVFDVENOISE AND MECHANICAL STRENGTH BENEFITS.PD 067 R -003 _C 732 C 06 C Figure 3. 48-Lead LQFP Pin Configuration Figure 4. 48-Lead LFCSP Pin Configuration Table 4. Pin Function Descriptions Pin No.MnemonicDescription 2, 7, 11, 20, 33, 41 AVCC Analog Supply Voltage, 4.75 V to 5.25 V. This is the supply voltage for the analog circuitry on the AD7264. All AVCC pins can be tied together. This supply should be decoupled to AGND with a 100 nF ceramic capacitor per supply and a 10 μF tantalum capacitor. 1 CA_CBVCC Comparator Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for Comparator A and Comparator B. This supply should be decoupled to CA_CB_GND. AVCC, CC_CDVCC, and CA_CBVCC can be tied together. 12 CC_CDVCC Comparator Supply Voltage, 2.7 V to 5.25 V. This is the supply voltage for Comparator C and Comparator D. This supply should be decoupled to CC_CD_GND. AVCC, CC_CDVCC, and CA_CBVCC can be tied together. 4, 3 VA+, VA− Analog Inputs of ADC A. True differential input pair. 9, 10 VB+, VB− Analog Inputs of ADC B. True differential input pair. 43, 18 VREFA, VREFB Reference Input/Output. Decoupling capacitors are connected to these pins to decouple the internal reference buffer for each respective ADC. Typically, 1 μF capacitors are required to decouple the reference. Provided the output is buffered, the on-chip reference can be taken from these pins and applied externally to the rest of a system. 34 SCLK Serial Clock. Logic input. A serial clock input provides the SCLK for accessing the data from the AD7264. This clock is also used as the clock source for the conversion process. A minimum of 33 clocks are required to perform the conversion and access the 14-bit result. 35 CS Chip Select. Active low logic input. This input initiates conversions on the AD7264. 36 CAL Logic Input. Initiates an internal offset calibration. 21 PD2 Logic Input. Places the AD7264 in the selected shutdown mode in conjunction with the PD1 and PD0 pins. See Table 7. 22 PD1 Logic Input. Places the AD7264 in the selected shutdown mode in conjunction with the PD2 and PD0 pins. See Table 7. 23 PD0/DIN Logic Input/Data Input. Places the AD7264 in the selected shutdown mode in conjunction with the PD2 and PD1 pins. See Table 7. If all gain selection pins, G0 to G3, are tied low, this pin acts as the data input pin and all programming is via the control register (see Table 8). Data to be written to the AD7264 control register is provided on this input and is clocked into the register on the falling edge of SCLK. Rev. D | Page 8 of 29 Document Outline FEATURES GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CIRCUIT INFORMATION COMPARATORS OPERATION ANALOG INPUTS Transfer Function VDRIVE REFERENCE TYPICAL CONNECTION DIAGRAMS Comparator Application Details APPLICATION DETAILS MODES OF OPERATION PIN DRIVEN MODE GAIN SELECTION POWER-DOWN MODES Power-Up Conditions CONTROL REGISTER ON-CHIP REGISTERS Writing to a Register Reading from a Register SERIAL INTERFACE CALIBRATION INTERNAL OFFSET CALIBRATION ADJUSTING THE OFFSET CALIBRATION REGISTER SYSTEM GAIN CALIBRATION APPLICATIONS INFORMATION GROUNDING AND LAYOUT PCB DESIGN GUIDELINES FOR LFCSP OUTLINE DIMENSIONS ORDERING GUIDE