Datasheet AD7993, AD7994 (Analog Devices) - 10

制造商Analog Devices
描述4 Channel, 12-Bit ADC with I2C Compatible Interface in 16-Lead TSSOP
页数 / 页32 / 10 — AD7993/AD7994. PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS. AGND. …
文件格式/大小PDF / 1.1 Mb
文件语言英语

AD7993/AD7994. PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS. AGND. AD7993/. SCL. AD7994. SDA. TOP VIEW. ALERT/BUSY. VDD

AD7993/AD7994 PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS AGND AD7993/ SCL AD7994 SDA TOP VIEW ALERT/BUSY VDD

该数据表的模型线

文件文字版本

link to page 16 link to page 10 link to page 28 link to page 20 link to page 10 link to page 31
AD7993/AD7994 PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS AGND 1 16 AGND AGND 2 AD7993/ 15 SCL AGND 3 AD7994 14 SDA AGND 4 TOP VIEW 13 ALERT/BUSY VDD 5 (Not to Scale) 12 CONVST REFIN 6 11 AS VIN1 7 10 VIN2 VIN3 8 9 VIN4
03472-0-003 Figure 3. 16-Lead TSSOP Pin Configuration
Table 5. Pin Function Descriptions Pin No. Mnemonic Function
1, 2, 3, 4, 16 AGND Analog Ground. Ground reference point for all circuitry on the AD7993/AD7994. All analog input signals should be referred to this AGND voltage. 5 VDD Power Supply Input. The VDD range for the AD7993/AD7994 is from 2.7 V to 5.5 V. 6 REFIN Voltage Reference Input. The external reference for the AD7993/AD7994 should be applied to this input pin. The voltage range for the external reference is 1.2 V to VDD. A 0.1 µF and 1 µF capacitor should be placed between REFIN and AGND. See Figure 22. 7 VIN1 Analog Input 1. Single-ended analog input channel. The input range is 0 V to REFIN. 8 VIN3 Analog Input 3. Single-ended analog input channel. The input range is 0 V to REFIN. 9 VIN4 Analog Input 4. Single-ended analog input channel. The input range is 0 V to REFIN. 10 VIN2 Analog Input 2. Single-ended analog input channel. The input range is 0 V to REFIN. 11 AS Logic Input. Address select input that selects one of three I2C addresses for the AD7993/AD7994, as shown in Table 6. The device address depends on the voltage applied to this pin. 12 CONVST Logic Input Signal/Convert Start Signal. This is an edge-triggered logic input. The rising edge of this signal powers up the part. The power-up time for the part is 1 µs. The falling edge of CONVST places the track/hold into hold mode and initiates a conversion. A power-up time of at least 1 µs must be allowed for the CONVST high pulse; otherwise, the conversion result is invalid (see the Modes of Operation section). 13 ALERT/BUSY Digital Output, Selectable as an ALERT or BUSY Output Function. When configured as an ALERT, this pin acts as an out-of-range indicator and, if enabled, becomes active when the conversion result violates the DATAHIGH or DATALOW register values. See the Limit Registers section. When configured as a BUSY output, this pin becomes active when a conversion is in progress. Open-drain output. 14 SDA Digital I/O. Serial bus bidirectional data. Open-drain output. External pull-up resistor required. 15 SCL Digital Input. Serial bus clock. External pull-up resistor required.
Table 6. I2C Address Selection Part Number AS Pin I2C Address
AD7993-0 GND 010 0001 AD7993-0 VDD 010 0010 AD7993-1 GND 010 0011 AD7993-1 VDD 010 0100 AD7993-x1 Float 010 0000 AD7994-0 GND 010 0001 AD7994-0 VDD 010 0010 AD7994-1 GND 010 0011 AD7994-1 VDD 010 0100 AD7994-x Float 010 0000 1 1 If the AS pin is left floating on any of the AD7993/AD7994 parts, the device address is 010 0000. Rev. 0 | Page 10 of 32 Document Outline FEATURES GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS AD7993 SPECIFICATIONS AD7994 SPECIFICATIONS I2C TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS CIRCUIT INFORMATION CONVERTER OPERATION TYPICAL CONNECTION DIAGRAM ANALOG INPUT INTERNAL REGISTER STRUCTURE ADDRESS POINTER REGISTER CONFIGURATION REGISTER CONVERSION RESULT REGISTER LIMIT REGISTERS ALERT STATUS REGISTER CYCLE TIMER REGISTER SAMPLE DELAY AND BIT TRIAL DELAY SERIAL INTERFACE SERIAL BUS ADDRESS WRITING TO THE AD7993/AD7994 WRITING TO THE ADDRESS POINTER REGISTER FOR A SUBSEQUENT REA WRITING A SINGLE BYTE OF DATA TO THE ALERT STATUS REGISTER O WRITING TWO BYTES OF DATA TO A LIMIT OR HYSTERESIS REGISTER READING DATA FROM THE AD7993/AD7994 ALERT/BUSY PIN SMBus ALERT BUSY PLACING THE AD7993-1/AD7994-1 INTO HIGH SPEED MODE THE ADDRESS SELECT (AS) PIN MODES OF OPERATION MODE 1—USING THE CONVST PIN MODE 2—COMMAND MODE MODE 3—AUTOMATIC CYCLE INTERVAL MODE OUTLINE DIMENSIONS ORDERING GUIDE RELATED PARTS IN I2C-COMPATIBLE ADC PRODUCT FAMILY