Datasheet AD7663 (Analog Devices) - 5

制造商Analog Devices
描述16-Bit Bipolar 250 kSPS PulSAR® CMOS ADC
页数 / 页25 / 5 — AD7663. TIMING SPECIFICATIONS (continued). Parameter. Symbol. Min. Typ. …
修订版B
文件格式/大小PDF / 483 Kb
文件语言英语

AD7663. TIMING SPECIFICATIONS (continued). Parameter. Symbol. Min. Typ. Max. Unit

AD7663 TIMING SPECIFICATIONS (continued) Parameter Symbol Min Typ Max Unit

该数据表的模型线

文件文字版本

AD7663 TIMING SPECIFICATIONS (continued) Parameter Symbol Min Typ Max Unit
Refer to Figures 17 and 18 (Master Serial Interface Modes)1 CS HIGH to SYNC HI-Z t25 10 ns CS HIGH to Internal SCLK HI-Z t26 10 ns CS HIGH to SDOUT HI-Z t27 10 ns BUSY HIGH in Master Serial Read after Convert t28 See Table II µs CNVST LOW to SYNC Asserted Delay t29 1.25 µs (Master Serial Read after Convert) SYNC Deasserted to BUSY LOW Delay t30 25 ns Refer to Figures 19 and 21 (Slave Serial Interface Modes) External SCLK Setup Time t31 5 ns External SCLK Active Edge to SDOUT Delay t32 3 16 ns SDIN Setup Time t33 5 ns SDIN Hold Time t34 5 ns External SCLK Period t35 25 ns External SCLK HIGH t36 10 ns External SCLK LOW t37 10 ns NOTES 1In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C L of 10 pF; otherwise, the load is 60 pF maximum. 2In Serial Master Read during Convert Mode. See Table II for Master Read after Convert Mode. Specifications subject to change without notice.
Table II. Serial Clock Timings in Master Read after Convert DIVSCLK[1] 0 0 1 1 DIVSCLK[0] 0 1 0 1 Unit
SYNC to SCLK First Edge Delay Minimum t18 4 20 20 20 ns Internal SCLK Period Minimum t19 25 50 100 200 ns Internal SCLK Period Maximum t19 40 70 140 280 ns Internal SCLK HIGH Minimum t20 15 25 50 100 ns Internal SCLK LOW Minimum t21 9.5 24 49 99 ns SDOUT Valid Setup Time Minimum t22 4.5 22 22 22 ns SDOUT Valid Hold Time Minimum t23 2 4 30 90 ns SCLK Last Edge to SYNC Delay Minimum t24 3 60 140 300 ns BUSY HIGH Width Maximum t28 2 2.5 3.5 5.75 µs
1.6mA IOL TO OUTPUT 1.4V PIN CL 60pF* 500 I A OH 2V 0.8V *IN SERIAL INTERFACE MODES, THE SYNC, SCLK, AND t t DELAY DELAY SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD 2V 2V CL OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM. 0.8V 0.8V
Figure 1. Load Circuit for Digital Interface Timing Figure 2. Voltage Reference Levels for Timing –4– REV. B Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION PulSAR Selection FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION ORDERING GUIDE PIN FUNCTION DESCRIPTION DEFINITION OF SPECIFICATIONS Integral Nonlinearity Error (INL) Differential Nonlinearity Error (DNL) Full-Scale Error Bipolar Zero Error Unipolar Zero Error Spurious-Free Dynamic Range (SFDR) Effective Number of Bits (ENOB) Total Harmonic Distortion (THD) Signal-to-Noise Ratio (SNR) Signal-to-(Noise + Distortion) Ratio (S/[N+D]) Aperture Delay Transient Response Typical Performance Characteristics CIRCUIT INFORMATION CONVERTER OPERATION Transfer Functions TYPICAL CONNECTION DIAGRAM Analog Inputs Driver Amplifier Choice Voltage Reference Input Scaler Reference Input (Bipolar Input Ranges) Power Supply POWER DISSIPATION CONVERSION CONTROL DIGITAL INTERFACE PARALLEL INTERFACE SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read after Conversion External Clock Data Read during Conversion MICROPROCESSOR INTERFACING SPI Interface (MC68HC11) ADSP-21065L in Master Serial Interface APPLICATION HINTS Layout Evaluating the AD7663 Performance OUTLINE DIMENSIONS Revision History