link to page 5 link to page 5 link to page 5 link to page 5 link to page 5 AD9288SPECIFICATIONS VDD = 3.0 V; VD = 3.0 V, differential input; external reference, unless otherwise noted. Table 1.TestAD9288BST-100AD9288BST-80AD9288BST-40ParameterTempLevelMinTypMaxMinTypMaxMinTypMaxUnit RESOLUTION 8 8 8 Bits DC ACCURACY Differential Nonlinearity 25°C I ± 0.5 +1.25 ± 0.5 +1.25 ± 0.5 +1.25 LSB Full VI 1.50 1.50 1.50 LSB Integral Nonlinearity 25°C I ± 0.50 +1.25 ± 0.50 +1.25 ± 0.50 +1.25 LSB Full VI 1.50 1.50 1.50 LSB No Missing Codes Full VI Guaranteed Guaranteed Guaranteed Gain Error1 25°C I –6 ± 2.5 +6 –6 ± 2.5 +6 –6 ± 2.5 +6 % FS Full VI –8 +8 –8 +8 –8 +8 % FS Gain Tempco1 Full VI 80 80 80 ppm/°C Gain Matching 25°C V ±1.5 ±1.5 ±1.5 % FS Voltage Matching 25°C V ±15 ±15 ±15 mV ANALOG INPUT Input Voltage Range (with Full V ±512 ±512 ±512 mV p-p Respect to AIN) Common-Mode Voltage Full V 0.3 × 0.3 × VD 0.3 × 0.3 × 0.3 × VD 0.3 × 0.3 × 0.3 × VD 0.3 × V VD VD VD VD VD VD –0.2 +0.2 –0.2 +0.2 –0.2 +0.2 Input Offset Voltage 25°C I –35 ±10 +35 –35 ± 10 +35 –35 ± 10 +35 mV Full VI –40 +40 –40 +40 –40 +40 mV Reference Voltage Full VI 1.2 1.25 1.3 1.2 1.25 1.3 1.2 1.25 1.3 V Reference Tempco Full VI ± 130 ± 130 ± 130 ppm/°C Input Resistance 25°C I 7 10 13 7 10 13 7 10 13 kΩ Full VI 5 16 5 16 5 16 Input Capacitance 25°C V 2 2 2 pF Analog Bandwidth, Full 25°C V 475 475 475 MHz Power SWITCHING PERFORMANCE Maximum Conversion Rate Full VI 100 80 40 MSPS Minimum Conversion Rate 25°C IV 1 1 1 MSPS Encode Pulse Width High (tEH) 25°C IV 4.3 1000 5.0 1000 8.0 1000 ns Encode Pulse Width Low (tEL) 25°C IV 4.3 1000 5.0 1000 8.0 1000 ns Aperture Delay (tA) 25°C V 300 300 300 ps Aperture Uncertainty (Jitter) 25°C V 5 5 5 ps rms Output Valid Time (tV)2 Full VI 2 3.0 2 3.0 2 3.0 ns Output Propagation Delay Full VI 4.5 6.0 4.5 6.0 4.5 6.0 ns (tPD)2 DIGITAL INPUTS Logic 1 Voltage Full VI 2.0 2.0 2.0 V Logic 0 Voltage Full VI 0.8 0.8 0.8 V Logic 1 Current Full VI ± 1 ± 1 ± 1 µA Logic 0 Current Full VI ± 1 ± 1 ± 1 µA Input Capacitance 25°C V 2.0 2.0 2.0 pF DIGITAL OUTPUTS3 Logic 1 Voltage Full VI 2.45 2.45 2.45 V Logic 0 Voltage Full VI 0.05 0.05 0.05 V POWER SUPPLY Power Dissipation4 Full VI 180 218 171 207 156 189 mW Standby Dissipation4, 5 Full VI 6 11 6 11 6 11 mW Power Supply Rejection 25°C I 8 20 8 20 8 20 mV/V Ratio (PSRR) Rev. C | Page 3 of 24 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS EXPLANATION OF TEST LEVELS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TEST CIRCUITS TERMINOLOGY THEORY OF OPERATION USING THE AD9288 ENCODE INPUT DIGITAL OUTPUTS ANALOG INPUT VOLTAGE REFERENCE TIMING USER-SELECTABLE OPTIONS AD9218/AD9288 CUSTOMER PCB BOM EVALUATION BOARD POWER CONNECTOR ANALOG INPUTS VOLTAGE REFERENCE CLOCKING DATA OUTPUTS DATA FORMAT/GAIN TIMING TROUBLESHOOTING OUTLINE DIMENSIONS ORDERING GUIDE