AD7856TYPICAL TIMING DIAGRAMS1.6mAIOL Figures 2 and 3 show typical read and write timing diagrams for serial Interface Mode 2. The reading and writing occurs after TO OUTPUT conversion in Figure 2, and during conversion in Figure 3. To +2.1VPINCL attain the maximum sample rate of 285 kHz, reading and writ- 100pF ing must be performed during conversion as in Figure 3. At 200 m AI least 330 ns acquisition time must be allowed (the time from OL the falling edge of BUSY to the next rising edge of CONVST) Figure 1. Load Circuit for Digital Output Timing before the next conversion begins to ensure that the part is Specifications settled to the 14-bit level. If the user does not want to provide the CONVST signal, the conversion can be initiated in software by writing to the control register. tCONVERT = 3.5 m s MAX, 5.25 m s MAX FOR K VERSIONt1 = 100ns MIN, t4 = 30/50ns MAX A/K, t7 = 30/40ns MIN A/Kt1CONVST (I/P)tCONVERTt2BUSY (O/P)SYNC (I/P)tt311t9SCLK (I/P)15616t4t10tt6t612THREE-THREE-STATESTATEDOUT (O/P)DB15DB11DB0t8t7DIN (I/P)DB15DB11DB0 Figure 2. Timing Diagram for Interface Mode 2 (Reading/Writing After Conversion) tCONVERT = 3.5 m s MAX, 5.25 m s MAX FOR K VERSIONt1 = 100ns MIN, t4 = 30/50ns MAX A/K, t7 = 30/40ns MIN A/Kt1CONVST (I/P)tCONVERTt2BUSY (O/P)SYNC (I/P)tt311t9SCLK (I/P)15616t4t10tt126t6THREE-THREE-STATESTATEDOUT (O/P)DB15DB11DB0t8t7DIN (I/P)DB15DB11DB0 Figure 3. Timing Diagram for Interface Mode 2 (Reading/Writing During Conversion) REV. A –5–