AD7730/AD7730LDIFFERENTIALPROGRAMMABLEPROGRAMMABLE GAINBUFFER AMPLIFIERREFERENCESIGMA DELTA ADCSIGMA-DELTA ADCDIGITAL FILTERAMPLIFIERTHE BUFFER AMPLIFIERTHE REFERENCE INPUT TO THETHE SIGMA-DELTATWO STAGE FILTER THATTHE SIGMA DELTAPRESENTS A HIGH IMPEDANCETHE PROGRAMMABLE GAINPART IS DIFFERENTIAL ANDARCHITECTURE ENSURES 24 BITSALLOWS PROGRAMMING OFARCHITECTURE ENSURES 24 BITSINPUT STAGE FOR THE ANALOGAMPLIFIER ALLOWS FOURFACILITATES RATIOMETRICNO MISSING CODES. THEOUTPUT UPDATE RATE ANDNO MISSING CODES. THEINPUTS ALLOWING SIGNIFICANTUNIPOLAR AND FOUR BIPOLAROPERATION. THE REFERENCEENTIRE SIGMA-DELTA ADC CANSETTLING TIME AND WHICH HASENTIRE SIGMA DELTA. ADC CANEXTERNAL SOURCEINPUT RANGES FROMVOLTAGE CAN BE SELECTED TOBE CHOPPED TO REMOVE DRIFTA FAST STEP MODEBE CHOPPED TO REMOVE DRIFTIMPEDANCES+10mV TO +80mVBE NOMINALLY +2.5V OR +5VERRORS(SEE FIGURE 3)ERRORSSEE PAGE 24SEE PAGE 24SEE PAGE 25SEE PAGE 26SEE PAGE 26SEE PAGEBURNOUT CURRENTSTWO 100nA BURNOUTCURRENTS ALLOW THE USERTO EASILY DETECT IF AAVTRANSDUCER HAS BURNTDDDVDDREF IN(–) REF IN(+)STANDBY MODEOUT OR GONE OPEN-CIRCUITTHE STANDBY MODE REDUCESSEE PAGE 25REFERENCE DETECTAD7730POWER CONSUMPTION TO 5AVBIASAVSEE PAGE 33DDAIN1(+)SIGMA-DELTA A/D CONVERTERSTANDBYAIN1(–)SIGMA-PROGRAMMABLESYNCCLOCK OSCILLATORDELTADIGITAL+CIRCUITMUXPGAMODULATORFILTER+/–THE CLOCK SOURCE FOR THEBUFFERPART CAN BE PROVIDED BY ANAIN2(+)/D1MCLK INEXTERNALLY-APPLIED CLOCK OR6-BITCLOCKBY CONNECTING A CRYSTAL ORAIN2(–)/D0AGNDDACSERIAL INTERFACEGENERATIONMCLK OUTCERAMIC RESONATOR ACROSSAND CONTROL LOGICTHE CLOCK PINSREGISTER BANKSEE PAGE 32SCLKCSCALIBRATIONANALOG MULTIPLEXERMICROCONTROLLERDINACXACA TWO-CHANNEL DIFFERENTIALDOUTEXCITATIONMULTIPLEXER SWITCHES ONE OFTHE TWO DIFFERENTIAL INPUTACXCLOCKCHANNELS TO THE BUFFERSERIAL INTERFACEAMPLIFIER. THE MULTIPLEXER ISCONTROLLED VIA THE SERIALAGNDDGNDPOLRDYRESETSPI*-COMPATIBLE OR DSP-INTERFACECOMPATIBLE SERIAL INTERFACE WHICH CAN BE OPERATED FROMSEE PAGE 24JUST THREE WIRES. ALLFUNCTIONS ON THE PARTCAN BE ACCESSED VIA THE SERIAL INTERFACESEE PAGE 35AC EXCITATIONOUTPUT DRIVERSOFFSET/TARE DACREGISTER BANKFOR AC-EXCITED BRIDGETHE SECOND ANALOG INPUTALLOWS A PROGRAMMEDTHIRTEEN REGISTERS CONTROLAPPLICATIONS, THE ACXCHANNEL CAN BEVOLTAGE TO BE EITHER ADDEDALL FUNCTIONS ON THE PART ANDOUTPUTS PROVIDE SIGNALSRECONFIGURED TO BECOME TWOOR SUBTRACTED FROM THEPROVIDE STATUS INFORMATIONTHAT CAN BE USED TO SWITCHOUTPUT DIGITAL PORT LINESANALOG INPUT SIGNAL BEFOREAND CONVERSION RESULTSTHE POLARITY OF THE BRIDGEWHICH CAN BE PROGRAMMEDIT IS APPLIED TO THE PGAEXCITATION VOLTAGEOVER THE SERIAL INTERFACESEE PAGE 11SEE PAGE 24SEE PAGE 41SEE PAGE 33*SPI IS A TRADEMARK OF MOTOROLA, INC. Figure 2. Detailed Functional Block Diagram –6– REV. B