Datasheet AD7710 (Analog Devices) - 7

制造商Analog Devices
描述CMOS, 24-Bit Signal Conditioning ADC with Current Source
页数 / 页33 / 7 — AD7710. Limit at TMIN, TMAX. Parameter. (A, S Versions). Unit. …
修订版G
文件格式/大小PDF / 322 Kb
文件语言英语

AD7710. Limit at TMIN, TMAX. Parameter. (A, S Versions). Unit. Conditions/Comments. PIN CONFIGURATION. 1.6mA. DIP AND SOIC. SCLK. 24 DGND

AD7710 Limit at TMIN, TMAX Parameter (A, S Versions) Unit Conditions/Comments PIN CONFIGURATION 1.6mA DIP AND SOIC SCLK 24 DGND

该数据表的模型线

文件文字版本

AD7710 Limit at TMIN, TMAX Parameter (A, S Versions) Unit Conditions/Comments
External Clocking Mode fSCLK fCLK IN/5 MHz max Serial Clock Input Frequency t20 0 ns min DRDY to RFS Setup Time t21 0 ns min DRDY to RFS Hold Time t22 2 × tCLK IN ns min A0 to RFS Setup Time t23 0 ns min A0 to RFS Hold Time t 7 24 4 × tCLK IN ns max Data Access Time (RFS Low to Data Valid) t 7 25 10 ns min SCLK Falling Edge to Data Valid Delay 2 × tCLK IN + 20 ns max t26 2 × tCLK IN ns min SCLK High Pulse Width t27 2 × tCLK IN ns min SCLK Low Pulse Width t28 tCLK IN + 10 ns max SCLK Falling Edge to DRDY High t 8 29 10 ns min SCLK to Data Valid Hold Time tCLK IN + 10 ns max t30 10 ns min RFS/TFS to SCLK Falling Edge Hold Time t 8 31 5 × tCLK IN/2 + 50 ns max RFS to Data Valid Hold Time t32 0 ns min A0 to TFS Setup Time t33 0 ns min A0 to TFS Hold Time t34 4 × tCLK IN ns min SCLK Falling Edge to TFS Hold Time t35 2 × tCLK IN – SCLK High ns min Data Valid to SCLK Setup Time t36 30 ns min Data Valid to SCLK Hold Time NOTES 8These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove effects of charging or discharging the 100 pF capacitor. This means that the times quoted in the timing characteristics are the true bus relinquish times of the part and, as such, are independent of external bus loading capacitances. Specifications subject to change without notice.
PIN CONFIGURATION 1.6mA DIP AND SOIC SCLK 1 24 DGND TO OUTPUT +2.1V PIN MCLK IN 2 23 DVDD 100pF MCLK OUT 3 22 SDATA A0 4 21 DRDY AD7710 SYNC 5 20 RFS 200

A MODE 6 19 TFS TOP VIEW AIN1(+) 7 18 AGND (Not to Scale) AIN1(–) 8 17 IOUT
Figure 1. Load Circuit for Access Time and
AIN2(+) 9 16 REF OUT
Bus Relinquish Time
AIN2(–) 10 15 REF IN(+) V 11 14 REF IN(–) SS AVDD 12 13 VBIAS
–6– REV. G Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS TIMING CHARACTERISTICS ORDERING GUIDE PIN CONFIGURATION PIN FUNCTION DESCRIPTIONS Terminology Integral Nonlinearity Positive Full-Scale Error Unipolar Offset Error Bipolar Zero Error Bipolar Negative Full-Scale Error Positive Full-Scale Overrange Negative Full-Scale Overrange Offset Calibration Range Full-Scale Calibration Range Input Span CONTROL REGISTER (24 BITS) PGA GAIN CHANNEL SELECTION Power-Down Word Length Output Compensation Current Burn-Out Current Bipolar/Unipolar Selection (Both Inputs) FILTER SELECTION (FS11–FS0) CIRCUIT DESCRIPTION THEORY OF OPERATION Input Sample Rate DIGITAL FILTERING Filter Characteristics Post Filtering Antialias Considerations ANALOG INPUT FUNCTIONS Analog Input Ranges Burnout Current Output Compensation Current Bipolar/Unipolar Inputs REFERENCE INPUT/OUTPUT VBIAS Input USING THE AD7710 SYSTEM DESIGN CONSIDERATIONS Clocking System Synchronization Accuracy Autocalibration Self-Calibration System Calibration System Offset Calibration Background Calibration Span and Offset Limits POWER-UP AND CALIBRATION Drift Considerations POWER SUPPLIES AND GROUNDING DIGITAL INTERFACE Self-Clocking Mode Read Operation Write Operation External Clocking Mode Read Operation Write Operation SIMPLIFYING THE EXTERNAL CLOCKING MODE INTERFACE MICROCOMPUTER/MICROPROCESSOR INTERFACING AD7710 to 8XC51 Interface AD7710 to 68HC11 Interface APPLICATIONS OUTLINE DIMENSIONS Revision History