Datasheet AD9142 (Analog Devices) - 9
制造商 | Analog Devices |
描述 | Dual, 16-Bit, 1600 MSPS, TxDAC+ Digital-to-Analog Converter |
页数 / 页 | 65 / 9 — AD9142. Data Sheet. Parameter. Test Conditions/Comments. Min Typ. Max … |
文件格式/大小 | PDF / 1.2 Mb |
文件语言 | 英语 |
AD9142. Data Sheet. Parameter. Test Conditions/Comments. Min Typ. Max Unit. OPERATING SPEED SPECIFICATIONS. Table 6. Interpolation
该数据表的模型线
文件文字版本
AD9142 Data Sheet Parameter Test Conditions/Comments Min Typ Max Unit
NOISE SPECTRAL DENSITY (NSD) Eight-tone, 500 kHz tone spacing fDAC = 737.28 MSPS fOUT = 200 MHz −160 dBm/Hz fDAC = 983.04 MSPS fOUT = 200 MHz −161.5 dBm/Hz fDAC = 1228.8 MSPS fOUT = 280 MHz −164.5 dBm/Hz fDAC = 1474.56 MSPS fOUT = 10 MHz −166 dBm/Hz fOUT = 280 MHz −162.5 dBm/Hz W-CDMA ADJACENT CHANNEL LEAKAGE RATIO (ACLR) Single carrier fDAC = 983.04 MSPS fOUT = 200 MHz 81 dBc fDAC = 1228.8 MSPS fOUT = 20 MHz 83 dBc fOUT = 280 MHz 80 dBc fDAC = 1474.56 MSPS fOUT = 20 MHz 81 dBc fOUT = 280 MHz 80 dBc W-CDMA SECOND (ACLR) Single carrier fDAC = 983.04 MSPS fOUT = 200 MHz 85 dBc fDAC = 1228.8 MSPS fOUT = 20 MHz 86 dBc fOUT = 280 MHz 86 dBc fDAC = 1474.56 MSPS fOUT = 20 MHz 86 dBc fOUT = 280 MHz 85 dBc
OPERATING SPEED SPECIFICATIONS Table 6. Interpolation DVDD18, CVDD18 = 1.8 V ± 5% DVDD18, CVDD18 = 1.8 V ± 2% or 1.9 V ± 5% Factor fINTERFACE (Mbps) Max fDAC (Mbps) Max fINTERFACE (Mbps) Max fDAC (Mbps) Max
2× 250 500 250 500 4× 250 1000 250 1000 8× 187.5 1500 200 1600 Rev. 0 | Page 8 of 64 Document Outline Features Applications General Description Product Highlights Revision History Functional Block Diagram Specifications DC Specifications Digital Specifications DAC Latency Specifications Latency Variation Specifications0F AC Specifications Operating Speed Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Terminology Serial Port Operation Data Format Serial Port Pin Descriptions Serial Port Options Data Interface LVDS Input Data Ports Word Interface Mode Byte Interface Mode Data Interface Configuration Options LVDS Input Level Requirements Interface Delay Line Interface Timing Requirements SPI Sequence to Enable Delay Line-Based Mode FIFO Operation Resetting the FIFO Serial Port Initiated FIFO Reset Frame Initiated FIFO Reset Monitoring the FIFO Status Digital Datapath Interpolation Filters 2× Interpolation Mode 4× Interpolation Mode 8× Interpolation Mode Digital Modulation fS/4 Modulation NCO Modulation Updating the Frequency Tuning Word SPI Initiated Update Frame Initiated Update Datapath Configuration Digital Quadrature Gain and Phase Adjustment Quadrature Gain Adjustment Quadrature Phase Adjustment DC Offset Adjustment Inverse Sinc Filter Input Signal Power Detection and Protection Transmit Enable Function Digital Function Configuration Multidevice Synchronization and Fixed Latency Very Small Inherent Latency Variation Further Reducing the Latency Variation Set Up and Hold Timing Requirement Synchronization Implementation Synchronization Procedures Synchronization Procedure for PLL Off Synchronization Procedure for PLL On Interrupt Request Operation Interrupt Working Mechanism Interrupt Service Routine Temperature Sensor DAC Input Clock Configurations Driving the DACCLK and REFCLK Inputs Direct Clocking Clock Multiplication PLL Settings Configuring the VCO Tuning Band Automatic VCO Band Select Manual VCO Band Select Automatic Mode Sequence Manual Mode Analog Outputs Transmit DAC Operation Transmit DAC Transfer Function Transmit DAC Output Configurations Interfacing to Modulators Baseband Filter Implementation Reducing LO Leakage and Unwanted Sidebands Example Start-Up Routine Device Configuration and Start-Up Sequence Derived PLL Settings Derived NCO Settings Start-Up Sequence Device Configuration Register Map and Description SPI Configure Register Power-Down Control Register Interrupt Enable0 Register Interrupt Enable1 Register Interrupt Flag0 Register Interrupt Flag1 Register Interrupt Select0 Register Interrupt Select1 Register DAC Clock Receiver Control Register Ref Clock Receiver Control Register PLL Control Register PLL Control Register PLL Control Register PLL Status Register PLL Status Register IDAC FS Adjust LSB Register IDAC FS Adjust MSB Register QDAC FS Adjust LSB Register QDAC FS Adjust MSB Register Die Temperature Sensor Control Register Die Temperature LSB Register Die Temperature MSB Register Chip ID Register Interrupt Configuation Register Sync CTRL Register Frame Reset CTRL Register FIFO Level Configuration Register FIFO Level Readback Register FIFO CTRL Register Data Format Select Register Datapath Control Register Interpolation Control Register Over Threshold CTRL0 Register Over Threshold CTRL1 Register Over Threshold CTRL2 Register Input Power Readback LSB Register Input Power Readback MSB Register NCO Control Register NCO_FREQ_TUNING_WORD0 Register NCO_FREQ_TUNING_WORD1 Register NCO_FREQ_TUNING_WORD2 Register NCO_FREQ_TUNING_WORD3 Register NCO_PHASE_OFFSET0 Register NCO_PHASE_OFFSET1 Register IQ_PHASE_ADJ0 Register IQ_PHASE_ADJ1 Register IDAC_DC_OFFSET0 Register IDAC_DC_OFFSET1 Register QDAC_DC_OFFSET0 Register QDAC_DC_OFFSET1 Register IDAC_GAIN_ADJ Register QDAC_GAIN_ADJ Register Gain Step Control0 Register Gain Step Control1 Register TX Enable Control Register DAC Output Control Register Data Receiver Test Control Register Data Receiver Test Control Register Device Configuration0 Register Version Register Device Configuration1 Register Device Configuration2 Register DAC Latency and System Skews DAC Latency Variations FIFO Latency Variation Clock Generation Latency Variation Correcting System Skews Packaging and Ordering Information Outline Dimensions Ordering Guide