Datasheet ADXL354, ADXL355 (Analog Devices) - 7

制造商Analog Devices
描述Low Noise, Low Drift, Low Power 3-Axis Accelerometer with digital output
页数 / 页42 / 7 — Data Sheet. ADXL354/ADXL355. Test Conditions/. I2C_HS = 0 (Fast Mode). …
修订版A
文件格式/大小PDF / 1.6 Mb
文件语言英语

Data Sheet. ADXL354/ADXL355. Test Conditions/. I2C_HS = 0 (Fast Mode). I2C_HS = 1 (High Speed Mode). Parameter Symbol. Comments. Min

Data Sheet ADXL354/ADXL355 Test Conditions/ I2C_HS = 0 (Fast Mode) I2C_HS = 1 (High Speed Mode) Parameter Symbol Comments Min

该数据表的模型线

文件文字版本

link to page 7 link to page 7
Data Sheet ADXL354/ADXL355 Test Conditions/ I2C_HS = 0 (Fast Mode) I2C_HS = 1 (High Speed Mode) Parameter Symbol Comments Min Typ Max Min Typ Max Unit
AC INPUT LEVELS SCLK Frequency 0 1 0 3.4 MHz SCL High Time tHIGH 260 60 ns SCL Low Time tLOW 500 160 ns Start Setup Time tSUSTA 260 160 ns Start Hold Time tHDSTA 260 160 ns SDA Setup Time tSUDAT 50 10 ns SDA Hold Time tHDDAT 0 0 ns Stop Setup Time tSUSTO 260 160 ns Bus Free Time tBUF 500 ns SCL Input Rise Time tRCL 120 80 ns SCL Input Fall Time tFCL 120 80 ns SDA Input Rise Time tRDA 120 160 ns SDA Input Fall Time tFDA 120 160 ns Width of Spikes to tSP Not shown in Figure 4 50 10 ns Suppress AC OUTPUT LEVELS Propagation Delay CLOAD = 500 pF Data tVDDAT 97 450 27 135 ns Acknowledge tVDACK 450 ns Output Fall Time tF Not shown in Figure 4 20 × (VDD/5.5) 120 ns
t t FDA tRDA BUF SDA t t tVDDAT t t HDSTA VDACK t SUSTA SUSTO SUSTA tSUDAT tHDDAT tLOW t t HIGH FCL tRCL t
4
VDDAT
00
SCL
5- 1420 Figure 4. I2C Interface Timing Diagram Rev. 0 | Page 7 of 42 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAMS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ANALOG OUTPUT FOR THE ADXL354 DIGITAL OUTPUT FOR THE ADXL355 SPI DIGITAL INTERFACE CHARACTERISTICS FOR THE ADXL355 I2C DIGITAL INTERFACE CHARACTERISTICS FOR THE ADXL355 ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS ROOT ALLAN VARIANCE (RAV) ADXL355 CHARACTERISTICS THEORY OF OPERATION ANALOG OUTPUT DIGITAL OUTPUT AXES OF ACCELERATION SENSITIVITY POWER SEQUENCING POWER SUPPLY DESCRIPTION VSUPPLY V1P8ANA V1P8DIG VDDIO OVERRANGE PROTECTION SELF TEST FILTER SERIAL COMMUNICATIONS SPI PROTOCOL I2C PROTOCOL READING ACCELERATION OR TEMPERATURE DATA FROM THE INTERFACE FIFO INTERRUPTS DATA_RDY DRDY PIN FIFO_FULL FIFO_OVR ACTIVITY NVM_BUSY EXTERNAL SYNCHRONIZATION AND INTERPOLATION EXT_SYNC = 00—No External Sync or Interpolation EXT_SYNC = 10—External Sync with Interpolation EXT_SYNC = 01—External Sync and External Clock ADXL355 REGISTER MAP REGISTER DEFINITIONS ANALOG DEVICES ID REGISTER Address: 0x00, Reset: 0xAD, Name: DEVID_AD ANALOG DEVICES MEMS ID REGISTER Address: 0x01, Reset: 0x1D, Name: DEVID_MST DEVICE ID REGISTER Address: 0x02, Reset: 0xED, Name: PARTID PRODUCT REVISION ID REGISTER Address: 0x03, Reset: 0x00, Name: REVID STATUS REGISTER Address: 0x04, Reset: 0x00, Name: STATUS FIFO ENTRIES REGISTER Address: 0x05, Reset: 0x00, Name: FIFO_ENTRIES TEMPERATURE DATA REGISTERS Address: 0x06, Reset: 0x00, Name: TEMP2 Address: 0x07, Reset: 0x00, Name: TEMP1 X-AXIS DATA REGISTERS Address: 0x08, Reset: 0x00, Name: XDATA3 Address: 0x09, Reset: 0x00, Name: XDATA2 Address: 0x0A, Reset: 0x00, Name: XDATA1 Y-AXIS DATA REGISTERS Address: 0x0B, Reset: 0x00, Name: YDATA3 Address: 0x0C, Reset: 0x00, Name: YDATA2 Address: 0x0D, Reset: 0x00, Name: YDATA1 Z-AXIS DATA REGISTERS Address: 0x0E, Reset: 0x00, Name: ZDATA3 Address: 0x0F, Reset: 0x00, Name: ZDATA2 Address: 0x10, Reset: 0x00, Name: ZDATA1 FIFO ACCESS REGISTER Address: 0x11, Reset: 0x00, Name: FIFO_DATA X-AXIS OFFSET TRIM REGISTERS Address: 0x1E, Reset: 0x00, Name: OFFSET_X_H Address: 0x1F, Reset: 0x00, Name: OFFSET_X_L Y-AXIS OFFSET TRIM REGISTERS Address: 0x20, Reset: 0x00, Name: OFFSET_Y_H Address: 0x21, Reset: 0x00, Name: OFFSET_Y_L Z-AXIS OFFSET TRIM REGISTERS Address: 0x22, Reset: 0x00, Name: OFFSET_Z_H Address: 0x23, Reset: 0x00, Name: OFFSET_Z_L ACTIVITY ENABLE REGISTER Address: 0x24, Reset: 0x00, Name: ACT_EN ACTIVITY THRESHOLD REGISTERS Address: 0x25, Reset: 0x00, Name: ACT_THRESH_H Address: 0x26, Reset: 0x00, Name: ACT_THRESH_L ACTIVITY COUNT REGISTER Address: 0x27, Reset: 0x01, Name: ACT_COUNT FILTER SETTINGS REGISTER Address: 0x28, Reset: 0x00, Name: Filter FIFO SAMPLES REGISTER Address: 0x29, Reset: 0x60, Name: FIFO_SAMPLES INTERRUPT PIN (INTx) FUNCTION MAP REGISTER Address: 0x2A, Reset: 0x00, Name: INT_MAP DATA SYNCHRONIZATION Address: 0x2B, Reset: 0x00, Name: Sync I2C SPEED, INTERRUPT POLARITY, AND RANGE REGISTER Address: 0x2C, Reset: 0x81, Name: Range POWER CONTROL REGISTER Address: 0x2D, Reset: 0x01, Name: POWER_CTL SELF TEST REGISTER Address: 0x2E, Reset: 0x00, Name: SELF_TEST RESET REGISTER Address: 0x2F, Reset: 0x00, Name: Reset RECOMMENDED SOLDERING PROFILE PCB FOOTPRINT PATTERN PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS BRANDING INFORMATION ORDERING GUIDE