Datasheet ADXL346 (Analog Devices) - 7

制造商Analog Devices
描述3-Axis, ±2 g/±4 g/±8 g/±16 g Ultralow Power Digital Accelerometer
页数 / 页41 / 7 — ADXL346. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. VED. …
修订版C
文件格式/大小PDF / 793 Kb
文件语言英语

ADXL346. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. VED. ESER. VDD I/O. GND. INT1. SCL/SCLK. INT2. NC = NO INTERNAL. CONNECTION

ADXL346 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS VED ESER VDD I/O GND INT1 SCL/SCLK INT2 NC = NO INTERNAL CONNECTION

该数据表的模型线

文件文字版本

ADXL346 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS VED ND ESER S G R V 16 15 14 VDD I/O 1 13 GND ADXL346 NC 2 12 GND +X NC 3 11 INT1 SCL/SCLK 4 +Y 10 NC +Z NC 5 9 INT2 6 7 8 / O S NC = NO INTERNAL DI DO S CS CONNECTION S S / DI S ADDRE T DA/ S AL
002
TOP VIEW (Not to Scale)
08167- Figure 3. Pin Configuration (Top View)
Table 5. Pin Function Descriptions Pin No. Mnemonic Description
1 VDD I/O Digital Interface Supply Voltage. 2 NC Not Internally Connected. 3 NC Not Internally Connected. 4 SCL/SCLK Serial Communications Clock. 5 NC Not Internally Connected. 6 SDA/SDI/SDIO Serial Data (I2C)/Serial Data Input (SPI 4-Wire)/Serial Data Input and Output (SPI 3-Wire). 7 SDO/ALT ADDRESS Serial Data Output (SPI 4-Wire)/Alternate I2C Address Select (I2C). 8 CS Chip Select. 9 INT2 Interrupt 2 Output. 10 NC Not Internally Connected. 11 INT1 Interrupt 1 Output. 12 GND Must be connected to ground. 13 GND Must be connected to ground. 14 VS Supply Voltage. 15 RESERVED Reserved. This pin must be connected to VS. 16 GND Must be connected to ground. Rev. C | Page 6 of 40 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE PACKAGE INFORMATION ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION POWER SEQUENCING POWER SAVINGS Power Modes Autosleep Mode Standby Mode SERIAL COMMUNICATIONS SPI Preventing Bus Traffic Errors I2C INTERRUPTS DATA_READY Bit SINGLE_TAP Bit DOUBLE_TAP Bit Activity Bit Inactivity Bit FREE_FALL Bit Watermark Bit Overrun Bit Orientation Bit FIFO Bypass Mode FIFO Mode Stream Mode Trigger Mode Retrieving Data from FIFO SELF-TEST REGISTER MAP REGISTER DEFINITIONS Register 0x00—DEVID (Read Only) Register 0x1D—THRESH_TAP (Read/Write) Register 0x1E, Register 0x1F, Register 0x20—OFSX, OFSY, OFSZ (Read/Write) Register 0x21—DUR (Read/Write) Register 0x22—Latent (Read/Write) Register 0x23—Window (Read/Write) Register 0x24—THRESH_ACT (Read/Write) Register 0x25—THRESH_INACT (Read/Write) Register 0x26—TIME_INACT (Read/Write) Register 0x27—ACT_INACT_CTL (Read/Write) ACT AC/DC and INACT AC/DC Bits ACT_x Enable Bits and INACT_x Enable Bits Register 0x28—THRESH_FF (Read/Write) Register 0x29—TIME_FF (Read/Write) Register 0x2A—TAP_AXES (Read/Write) Improved Tap Bit Suppress Bit TAP_x Enable Bits Register 0x2B—ACT_TAP_STATUS (Read Only) ACT_x Source and TAP_x Source Bits Asleep Bit Register 0x2C—BW_RATE (Read/Write) LOW_POWER Bit Rate Bits Register 0x2D—POWER_CTL (Read/Write) Link Bit AUTO_SLEEP Bit Measure Bit Sleep Bit Wakeup Bits Register 0x2E—INT_ENABLE (Read/Write) Register 0x2F—INT_MAP (Read/Write) Register 0x30—INT_SOURCE (Read Only) Register 0x31—DATA_FORMAT (Read/Write) SELF_TEST Bit SPI Bit INT_INVERT Bit FULL_RES Bit Justify Bit Range Bits Register 0x32 to Register 0x37—DATAX0, DATAX1, DATAY0, DATAY1, DATAZ0, DATAZ1 (Read Only) Register 0x38—FIFO_CTL (Read/Write) FIFO_MODE Bits Trigger Bit Samples Bits Register 0x39—FIFO_STATUS (Read Only) FIFO_TRIG Bit Entries Bits Register 0x3A—TAP_SIGN (Read Only) xSIGN Bits xTAP Bits Register 0x3B—ORIENT_CONF (Read/Write) INT_ORIENT Bit Dead Zone Bits INT_3D Bit Divisor Bits Register 0x3C—Orient (Read Only) Vx Bits xD_ORIENT Bits APPLICATIONS INFORMATION POWER SUPPLY DECOUPLING MECHANICAL CONSIDERATIONS FOR MOUNTING TAP DETECTION IMPROVED TAP DETECTION TAP SIGN THRESHOLD LINK MODE SLEEP MODE VS. LOW POWER MODE OFFSET CALIBRATION USING SELF-TEST ORIENTATION SENSING DATA FORMATTING OF UPPER DATA RATES NOISE PERFORMANCE OPERATION AT VOLTAGES OTHER THAN 2.6 V OFFSET PERFORMANCE AT LOWEST DATA RATES AXES OF ACCELERATION SENSITIVITY LAYOUT AND DESIGN RECOMMENDATIONS OUTLINE DIMENSIONS ORDERING GUIDE