Datasheet ADAR7251 (Analog Devices) - 7

制造商Analog Devices
描述4-Channel, 16-Bit, Continuous Time Data Acquisition ADC
页数 / 页72 / 7 — Data Sheet. ADAR7251. POWER SUPPLY. Table 3. Parameter Test. …
文件格式/大小PDF / 4.4 Mb
文件语言英语

Data Sheet. ADAR7251. POWER SUPPLY. Table 3. Parameter Test. Conditions/Comments. Min. Typ. Max. Unit

Data Sheet ADAR7251 POWER SUPPLY Table 3 Parameter Test Conditions/Comments Min Typ Max Unit

该数据表的模型线

文件文字版本

Data Sheet ADAR7251 POWER SUPPLY
AVDDx = 3.3 V, DVDDx = 1.8 V, IOVDDx = 3.3 V, fS = 1.2 MHz (master mode), PLL enabled with 19.2 MHz master clock input, −3 dBFS, 100 kHz input on all channels, unless otherwise noted.
Table 3. Parameter Test Conditions/Comments Min Typ Max Unit
DVDD On-chip LDO 1.62 1.8 1.98 V Current Normal Operation DVDDx external at fS = 1.2 MHz 32 mA Power-Down Standby without master clock 80 μA AVDD 2.97 3.3 3.6 V Current Normal Operation 4-channel ADC, DVDDx internal, fS = 1.2 MHz 115 mA Power save mode 87 mA Power-Down RESET/PWDN pin held low without master clock 1.1 mA RESET/PWDN pin held low with master clock 1.1 mA IOVDD 2.97 3.3 3.6 V Current Input master clock = 19.2 MHz Normal Operation 4-channel ADC; serial mode, 2 channels per data line fS = 1.2 MHz 4 mA fS = 900 kHz 3.4 mA fS = 600 kHz 2.7 mA fS = 300 kHz 2 mA 4-channel ADC; parallel mode, byte wide format fS = 1.8 MHz 2.8 mA fS = 1.2 MHz 2.3 mA fS = 900 kHz 2 mA fS = 600 kHz 1.7 mA fS = 300 kHz 1.3 mA Power-Down RESET/PWDN pin held low without master clock 335 μA RESET/PWDN pin held low with master clock 360 μA POWER DISSIPATION Normal Operation Input master clock = 19.2 MHz DVDDx internal, 4-channel ADC at fS = 1.2 MHz 400 mW DVDDx external, 4-channel ADC at fS = 1.2 MHz 294 mW Power-Down, All Supplies RESET/PWDN pin held low with master clock 5 mW Rev. 0 | Page 7 of 72 Document Outline Features Applications General Description Revision History Functional Block Diagram Specifications Analog Channel Digital Input/Output Power Supply Digital Filter SPI Port Timing Serial/Peripheral Parallel Interface (PPI) Port Timing Timing Diagrams Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Terminology Theory of Operation Low Speed Ramp Radar Analog Front End Main Channel Overview Σ-∆ Modulation and Digital Filtering Differential Input Configuration High-Pass Filter (HPF) Low-Pass Filter (LPF) Input Routing Equalizer (EQ) Using LNA/PGA, EQ, or the Input Capacitor Reference Auxiliary ADC Power Supply LDO Clock Requirements Crystal Oscillator PLL Integer Mode Fractional Mode PLL Lock Acquisition GPIO ADC Data Port ADC Serial Mode ADC Serial Master Mode ADC Serial Master Mode with ADC Serial Slave ADC PPI (Byte Wide Mode) ADC PPI Nibble Wide Mode DAQ Mode Using Multiple ADAR7251 Devices for Systems with More Than Four Channels Device Address R/ Register Address Data Bytes CRC PCB Layout Guidelines Register Summary Register Details Clock Control Register PLL Denominator Register PLL Numerator Register PLL Control Register PLL Status Register Master Enable Switch Register ADC Enable Register Power Enable Register Clear the ASIL errors Register Selects Which Errors to Mask Register ASIL Error Flag Register ASIL Error Code Register CRC Value, Bits[7:0] Register CRC Value Register Start Calculating the CRC Value of the Register Map Content Register Register Map CRC Calculation Done Register Register Map CRC Value, Bits[7:0] Register Register Map CRC Value, Bits[15:8] Register Low Noise Amplifier Gain Control Register Programmable Gain Amplifier Gain Control Register Signal Path for ADC 1 Through ADC 4 Register Decimator Rate Control Register High Pass Filter Control Register DAQ Mode Control Register Decimator Truncate Control Register Serial Output Port Control Register Parallel Port Control Register ADC Digital Output Mode Register Auxiliary ADC Read Value Registers Auxiliary ADC Sample Rate Selection Register Auxiliary ADC Mode Register MPx Pin Modes Registers MP Write Value Registers MP Read Value Registers SPI_CLK Pin Drive Strength and Slew Rate Register SPI_MISO Pin Drive Strength and Slew Rate Register Pin Drive Strength and Slew Rate Register SPI_MOSI Pin Drive Strength and Slew Rate Register ADDR15 Pin Drive Strength and Slew Rate Register Pin Drive Strength and Slew Rate Register FS_ADC Pin Drive Strength and Slew Rate Register Pin Drive Strength and Slew Rate Register SCLK_ADC Pin Drive Strength and Slew Rate Register ADC_DOUTx Pins Drive Strength and Slew Rate Registers DATA_READY Pin Drive Strength and Slew Rate Register XTAL Enable and Drive Register ADC Test Register Digital Filter Sync Enable Register CRC Enable/Disable Register Typical Application Circuit Outline Dimensions Ordering Guide Automotive Products