AD9648-EPEnhanced ProductTIMING SPECIFICATIONS Table 5. ParameterDescriptionLimitUnit SYNC TIMING REQUIREMENTS t SYNC to rising edge of CLK+ setup time 0.24 ns typ SSYNC t SYNC to rising edge of CLK+ hold time 0.40 ns typ HSYNC SPI TIMING REQUIREMENTS t Setup time between the data and the rising edge of SCLK 2 ns min DS t Hold time between the data and the rising edge of SCLK 2 ns min DH t Period of the SCLK 40 ns min CLK t Setup time between CSB and SCLK 2 ns min S t Hold time between CSB and SCLK 2 ns min H t SCLK pulse width high 10 ns min HIGH t SCLK pulse width low 10 ns min LOW t Time required for the SDIO pin to switch from an input to an output 10 ns min EN_SDIO relative to the SCLK falling edge t Time required for the SDIO pin to switch from an output to an input 10 ns min DIS_SDIO relative to the SCLK rising edge Timing DiagramsN – 1N + 4tAN + 5NN + 3VINN + 1N + 2tCHtCLKCLK+CLK–tDCODCOA/DCOBtSKEWCH A/CH B DATAN – 17N – 16N – 15N – 14N – 13N – 12 002 tPD 13386- Figure 2. CMOS Default Output Mode Data Output Timing N – 1N + 4tAN + 5NN + 3VINN + 1N + 2tCHtCLKCLK+CLK–tDCODCOA/DCOBtSKEWCH ACH BCH ACH BCH ACH BCH ACH BCH ACH A DATAN – 16N – 16 N – 15N – 15N – 14N – 14N – 13N – 13N – 12tPD 3 0 CH BCH ACH BCH ACH BCH ACH BCH ACH B -0 CH B DATAN – 16N – 16N – 15N – 15N – 14N – 14N – 13N – 13N – 12 6 8 3 3 1 Figure 3. CMOS Interleaved Output Mode Data Output Timing Rev. B | Page 8 of 17 Document Outline FEATURES ENHANCED PRODUCT FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS OUTLINE DIMENSIONS ORDERING GUIDE