MCP616/7/8/9. Note:. 200. 100. 180. GBWP. rre. SC+. 160. DD = 5.5V. 140. uit C. 120. irc. z) H. (mA. andwidth Produc. ase Marg. | I. SC– |. in B. Output Short C
MCP616/7/8/9Note: Unless otherwise indicated, VDD = +2.3V to +5.5V, VSS = GND, TA = 25°C, VCM = VDD/2, VOUT VDD/2, RL = 100 kΩ to VDD/2 and CL = 60 pF. 25200100ntIt18090GBWPrreSC+u20V16080DD = 5.5V°)14070(uit Cin1512060irc)z) HPM10050(mA(k108040andwidth Producase Marg| I6030SC– |Ph5in B4020VGa2010Output Short CDD = 2.3V000-50-250255075100-50-250255075100Ambient Temperature (°C)Ambient Temperature (°C)FIGURE 2-13: Output Short Circuit Current FIGURE 2-16: Gain Bandwidth Product, vs. Ambient Temperature. Phase Margin vs. Ambient Temperature. 0.101000.09VLow-to-High Transition80DD = 5.5V0.0860s)e (µV)0.07g/µ400.06(V200.05High-to-Low Transitionate0et VoltaTRA = +85°C0.04-20TA = +25°Clew 0.03-40STA = -40°C0.02-60Input Offs-800.01VDD = 5.0V-1000.00.5-50-250255075100-00.00.51.01.52.02.53.03.54.04.55.05.5Ambient Temperature (°C)Common Mode Input Voltage (V)FIGURE 2-14: Slew Rate vs. Ambient FIGURE 2-17: Input Offset Voltage vs. Temperature. Common-mode Input Voltage. 300.3050R25L = 25 k)0.25)40200.2030150.15nt (nAnt (nA20V100.10DD = 5.5Vrre5TrreI10uA = +85°COS0.05u0TA = +25°C0.000VDD = 2.3V-5et Cias CTA = -40°C-0.05I-10B-10-0.10-20-15-0.15-20-30Input B-0.20-25VInput Offset Voltage (μV) -40DD = 5.5V-0.25Input Offs-30-0.30-500.00.51.01.52.02.53.03.54.04.55.05.50.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5Common Mode Input Voltage (V)Output Voltage (V)FIGURE 2-15: Input Bias, Offset Currents FIGURE 2-18: Input Offset Voltage vs. vs. Common-mode Input Voltage. Output Voltage. 2019 Microchip Technology Inc. DS20001613D-page 9 Document Outline 2.3V to 5.5V Micropower Bi-CMOS Op Amps Features Typical Applications Design Aids Input Offset Voltage Description Package Types 1.0 Electrical Characteristics Absolute Maximum Ratings † DC Electrical Characteristics AC Electrical Characteristics MCP618 Chip Select (CS) Electrical Characteristics FIGURE 1-1: Timing Diagram for the CS Pin on the MCP618. Temperature Characteristics 1.1 Test Circuits FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions. FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions. 2.0 Typical Performance Curves FIGURE 2-1: Input Offset Voltage at VDD = 5.5V. FIGURE 2-2: Input Offset Voltage at VDD = 2.3V. FIGURE 2-3: Input Bias Current at VDD = 5.5V. FIGURE 2-4: Input Offset Voltage Drift at VDD = 5.5V. FIGURE 2-5: Input Offset Voltage Drift at VDD = 2.3V. FIGURE 2-6: Input Offset Current at VDD = 5.5V. FIGURE 2-7: Input Offset Voltage vs. Ambient Temperature. FIGURE 2-8: Quiescent Current vs. Ambient Temperature. FIGURE 2-9: Maximum Output Voltage Swing vs. Ambient Temperature at RL = 5 kW. FIGURE 2-10: Input Bias, Offset Currents vs. Ambient Temperature. FIGURE 2-11: CMRR, PSRR vs. Ambient Temperature. FIGURE 2-12: Maximum Output Voltage Swing vs. Ambient Temperature at RL = 25 kW. FIGURE 2-13: Output Short Circuit Current vs. Ambient Temperature. FIGURE 2-14: Slew Rate vs. Ambient Temperature. FIGURE 2-15: Input Bias, Offset Currents vs. Common-mode Input Voltage. FIGURE 2-16: Gain Bandwidth Product, Phase Margin vs. Ambient Temperature. FIGURE 2-17: Input Offset Voltage vs. Common-mode Input Voltage. FIGURE 2-18: Input Offset Voltage vs. Output Voltage. FIGURE 2-19: Quiescent Current vs. Power Supply Voltage. FIGURE 2-20: DC Open-Loop Gain vs. Load Resistance. FIGURE 2-21: Gain-Bandwidth Product, Phase Margin vs. Load Resistance. FIGURE 2-22: Output Voltage Headroom vs. Output Current Magnitude. FIGURE 2-23: DC Open-Loop Gain vs. Power Supply Voltage. FIGURE 2-24: Channel-to-Channel Separation vs. Frequency (MCP617 and MCP619 only). FIGURE 2-25: Open-Loop Gain, Phase vs. Frequency. FIGURE 2-26: Input Noise Voltage, Current Densities vs. Frequency. FIGURE 2-27: Small-Signal, Non-Inverting Pulse Response. FIGURE 2-28: CMRR, PSRR vs. Frequency. FIGURE 2-29: Maximum Output Voltage Swing vs. Frequency. FIGURE 2-30: Small-Signal, Inverting Pulse Response. FIGURE 2-31: Large-Signal, Non-Inverting Pulse Response. FIGURE 2-32: Chip Select (CS) to Amplifier Output Response Time (MCP618 only). FIGURE 2-33: The MCP616/7/8/9 Show No Phase Reversal. FIGURE 2-34: Large-Signal, Inverting Pulse Response. FIGURE 2-35: Chip Select (CS) Internal Hysteresis (MCP618 only). FIGURE 2-36: Measured Input Current vs. Input Voltage (below VSS). 3.0 Pin Descriptions TABLE 3-1: Pin Function Table 3.1 Analog Outputs 3.2 Analog Inputs 3.3 Chip Select Digital Input (CS) 3.4 Power Supply Pins (VDD, VSS) 4.0 Applications Information 4.1 Rail-to-Rail Inputs Phase Reversal Input Voltage and Current Limits FIGURE 4-1: Simplified Analog Input ESD Structures. FIGURE 4-2: Protecting the Analog Inputs. Normal Operation 4.2 DC Offsets FIGURE 4-3: Example Circuit for Calculating DC Offset. FIGURE 4-4: Equivalent DC Circuit. EQUATION 4-1: 4.3 Rail-to-Rail Output 4.4 Capacitive Loads FIGURE 4-5: Output Resistor, RISO stabilizes large capacitive loads. FIGURE 4-6: Recommended RISO Values for Capacitive Loads. 4.5 MCP618 Chip Select (CS) 4.6 Supply Bypass 4.7 Unused Op Amps FIGURE 4-7: Unused Op Amps. 4.8 PCB Surface Leakage FIGURE 4-8: Example Guard Ring Layout for Inverting Gain. 4.9 Application Circuits FIGURE 4-9: High Gain Pre-amplifier. FIGURE 4-10: Two-Op Amp Instrumentation Amplifier. FIGURE 4-11: Three-Op Amp Instrumentation Amplifier. FIGURE 4-12: Precision Gain with Good Load Isolation. 5.0 Design Aids 5.1 SPICE Macro Model 5.2 Mindi™ Circuit Designer & Simulator 5.3 Microchip Advanced Part Selector (MAPS) 5.4 Analog Demonstration and Evaluation Boards 5.5 Application Notes 6.0 Packaging Information 6.1 Package Marking Information Appendix A: Revision History Product Identification System Worldwide Sales and Service