Datasheet PI6CG33402 (Diodes) - 2

制造商Diodes
描述3.3V Very-Low Power 4-Output PCIe Clock Generator With On-chip Termination
页数 / 页23 / 2 — PI6CG33402. Pin Configuration. GND. Pin Description. Pin #. Pin Name. …
文件格式/大小PDF / 1.7 Mb
文件语言英语

PI6CG33402. Pin Configuration. GND. Pin Description. Pin #. Pin Name. Type. Description

PI6CG33402 Pin Configuration GND Pin Description Pin # Pin Name Type Description

该数据表的模型线

文件文字版本

A product Line of Diodes Incorporated
PI6CG33402 Pin Configuration
O SS_SEL_TRI PD# GND OE3# Q3- Q3+ GND V DD 32 31 30 29 28 27 26 25 GND 1 24 OE2# XTAL_IN/CLK 2 23 Q2- XTAL_OUT 3 22 Q2+ VDD_OSC 4 21 VDDA VDD_REFOUT 5 20 GNDA SADR/REFOUT 6 19 Q1-
GND
GND_REF 7 18 Q1+ GND_DIG 8 17 OE1# 9 10 11 12 13 14 15 16 O ATA Q0+ Q0- _DIG SCLK D OE0# GND V DD S V DD
Pin Description Pin # Pin Name Type Description
1, 15, 26, 30 GND Power — Ground pin 2 XTAL_IN/CLK Input — Crystal input or CMOS reference input 3 XTAL_OUT Output — Crystal output 4 VDD_OSC Power — Power supply for oscillator circuitry, nominal 3.3V 5 VDD_REFOUT Power — Power supply for buffered CMOS output 6 SADR/REFOUT Input/ Output CMOS Latch to select SMBus Address or LVCMOS REFOUT. This pin has an internal pulldown 7 GND_REF Power — Ground for REFOUT 8 GND_DIG Power — Ground for digital circuitry 9 VDD_DIG Power — Power supply for digital circuitry, nominal 3.3V 10 SCLK Input CMOS SMBUS clock input, 3.3V tolerant 11 SDATA Input/ Output CMOS SMBUS Data line, 3.3V tolerant 12 OE0# Input CMOS Active low input for enabling Q0 pair. This pin has an internal pulldown. 1 =disable outputs, 0 = enable outputs 13 Q0+ Output HCSL Differential true clock output 14 Q0- Output HCSL Differential complementary clock output 16, 25 VDDO Power — Power supply for differential outputs PI6CG33402 www.diodes.com May 2019 Document Number DS41073 Rev 3-2 2 Diodes Incorporated