Datasheet ADuCM4050 (Analog Devices) - 7
制造商 | Analog Devices |
描述 | Ultra Low Power ARM Cortex-M4F MCU with Integrated Power Management |
页数 / 页 | 46 / 7 — Data Sheet. ADuCM4050. Deep Sleep Modes—VBAT = 1.8 V. Table 5. Parameter. … |
修订版 | A |
文件格式/大小 | PDF / 754 Kb |
文件语言 | 英语 |
Data Sheet. ADuCM4050. Deep Sleep Modes—VBAT = 1.8 V. Table 5. Parameter. Min Typ. Max. Unit Test Conditions/Comments
该数据表的模型线
文件文字版本
Data Sheet ADuCM4050 Deep Sleep Modes—VBAT = 1.8 V Table 5. Parameter Min Typ Max Unit Test Conditions/Comments
HIBERNATE MODE1 VBAT = 1.8 V TJ = 25°C 0.78 µA Real-Time Clock 1 (RTC1) and Real-Time Clock 0 (RTC0) disabled, 16 kB SRAM retained, LFXTAL off 0.89 µA RTC1 and RTC0 disabled, 28 kB SRAM retained, LFXTAL off 0.96 µA RTC1 and RTC0 disabled, 48 kB SRAM retained, LFXTAL off 1.06 µA RTC1 and RTC0 disabled, 60 kB SRAM retained, LFXTAL off 1.35 µA RTC1 and RTC0 disabled, 80 kB SRAM retained, LFXTAL off 1.44 µA RTC1 and RTC0 disabled, 92 kB SRAM retained, LFXTAL off 1.51 µA RTC1 and RTC0 disabled, 112 kB SRAM retained, LFXTAL off 1.60 µA RTC1 and RTC0 disabled, 124 kB SRAM retained, LFXTAL off 0.85 µA RTC1 enabled, 16 kB SRAM retained, low frequency RC oscil ator (LFOSC) as RTC1 source 1.66 µA RTC1 enabled, 124 kB SRAM retained, LFOSC as RTC1 source 1.08 µA RTC1 enabled, 16 kB SRAM retained, LFXTAL as RTC1 source 1.11 µA RTC0 enabled, 16 kB SRAM retained, LFXTAL as RTC0 source 1.14 µA RTC1 and RTC0 enabled, 16 kB SRAM retained, LFXTAL as RTC1 and RTC0 source 1.82 µA RTC1 enabled, 124 kB SRAM retained, LFXTAL as RTC1 source 1.84 µA RTC0 enabled, 124 kB SRAM retained, LFXTAL as RTC0 source 1.87 µA RTC1 and RTC0 enabled, 124 kB SRAM retained, LFXTAL as RTC1 and RTC0 source TJ = 85°C 2.79 6.90 µA RTC1 and RTC0 disabled, 16 kB SRAM retained, LFXTAL off 3.46 9.00 µA RTC1 and RTC0 disabled, 28 kB SRAM retained, LFXTAL off 4.73 12.50 µA RTC1 and RTC0 disabled, 48 kB SRAM retained, LFXTAL off 5.38 14.80 µA RTC1 and RTC0 disabled, 60 kB SRAM retained, LFXTAL off 6.26 16.70 µA RTC1 and RTC0 disabled, 80 kB SRAM retained, LFXTAL off 6.85 18.70 µA RTC1 and RTC0 disabled, 92 kB SRAM retained, LFXTAL off 8.12 22.30 µA RTC1 and RTC0 disabled, 112 kB SRAM retained, LFXTAL off 8.74 24.50 µA RTC1 and RTC0 disabled, 124 kB SRAM retained, LFXTAL off 2.95 7.30 µA RTC1 enabled, 16 kB SRAM retained, LFOSC as RTC1 source 8.92 25.50 µA RTC1 enabled, 124 kB SRAM retained, LFOSC as RTC1 source 3.16 7.77 µA RTC1 enabled, 16 kB SRAM retained, LFXTAL as RTC1 source 3.16 7.78 µA RTC0 enabled, 16 kB SRAM retained, LFXTAL as RTC0 source 3.22 7.92 µA RTC1 and RTC0 enabled, 16 kB SRAM retained, LFXTAL as RTC1 and RTC0 source 9.07 25.70 µA RTC1 enabled, 124 kB SRAM retained, LFXTAL as RTC1 source 9.10 25.76 µA RTC0 enabled, 124 kB SRAM retained, LFXTAL as RTC0 source 9.15 25.91 µA RTC1 and RTC0 enabled, 124 kB SRAM retained, LFXTAL as RTC1 and RTC0 source SHUTDOWN MODE1 VBAT = 1.8 V TJ = 25°C 0.03 µA RTC0 disabled 0.37 µA RTC0 enabled, LFXTAL as RTC0 source TJ = 85°C 0.31 1.30 µA RTC0 disabled 0.78 2.93 µA RTC0 enabled, LFXTAL as RTC0 source FAST SHUTDOWN VBAT = 1.8 V MODE1 TJ = 25°C 0.17 µA RTC0 disabled 0.51 µA RTC0 enabled, LFXTAL as RTC0 source TJ = 85°C 0.47 1.50 µA RTC0 disabled 0.94 3.53 µA RTC0 enabled, LFXTAL as RTC0 source 1 Buck enable/disable does not affect power consumption. Rev. A | Page 7 of 46 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM REVISION HISTORY GENERAL DESCRIPTION PRODUCT HIGHLIGHTS SPECIFICATIONS OPERATING CONDITIONS AND ELECTRICAL CHARACTERISTICS EMBEDDED FLASH SPECIFICATIONS POWER SUPPLY CURRENT SPECIFICATIONS Active Mode Flexi Mode Deep Sleep Modes—VBAT = 1.8 V Deep Sleep Modes—VBAT = 3.0 V Deep Sleep Modes—VBAT = 3.6 V ADC SPECIFICATIONS TEMPERATURE SENSOR SPECIFICATIONS SYSTEM CLOCKS External Crystal Oscillator Specifications On-Chip Resistor-Capacitor (RC) Oscillator Specifications System Clocks and Phase-Locked Loop (PLL) Specifications TIMING SPECIFICATIONS Reset Timing Serial Ports Timing SPI Timing I2C Specifications General-Purpose Port Timing RTC1 (FLEX_RTC) Specifications Timer Pulse-Width Modulation (PWM) Output Cycle Timing ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ARM CORTEX-M4F PROCESSOR ARM Cortex-M4F Subsystem Code Region SRAM Region System Region MEMORY ARCHITECTURE SRAM Region MMRs (Peripheral Control and Status) Flash Memory Cache Controller SYSTEM INTEGRATION FEATURES Reset Booting Power Management and Modes Active Mode Flexi Mode Hibernate Mode Shutdown Mode Shutdown Mode—Fast Wake-Up Power Management and Control Security Features Cryptographic Accelerator True Random Number Generator (TRNG) Reliability and Robustness Features ECC Enabled Flash Memory Multiparity Bit Protected SRAM Software Watchdog CRC Accelerator Programmable GPIOs Timers General-Purpose Timers Watchdog Timer (WDT) RGB Timer ADC Subsystem Clocking Clock Fail Detection Real-Time Clock (RTC) Beeper Driver Debug Capability ON-CHIP PERIPHERAL FEATURES Serial Ports (SPORT) SPI Ports UART Ports I2C DEVELOPMENT SUPPORT Documentation Hardware Software REFERENCE DESIGNS SECURITY FEATURES DISCLAIMER MCU TEST CONDITIONS DRIVER TYPES EEMBC ULPMARK™-CP SCORE GPIO MULTIPLEXING APPLICATIONS INFORMATION SILICON ANOMALY ADuCM4050 FUNCTIONALITY ISSUES FUNCTIONALITY ISSUES SECTION 1. ADuCM4050 FUNCTIONALITY ISSUES OUTLINE DIMENSIONS ORDERING GUIDE