AD9363Data SheetTable 5. VDD_INTERFACE = 2.5 V ParameterMinTypMaxUnitTest Conditions/Comments SLEEP MODE 150 μA Power applied, device disabled ONE Rx CHANNEL, ONE Tx CHANNEL, DDR LTE10 Single Port 6.5 mA 30.72 MHz data clock, CMOS Dual Port 6.0 mA 15.36 MHz data clock, CMOS LTE20 Dual Port 11.5 mA 30.72 MHz data clock, CMOS TWO Rx CHANNELS, TWO Tx CHANNELS, DDR LTE3 Dual Port 3.0 mA 7.68 MHz data clock, CMOS LTE10 Single Port 11.5 mA 61.44 MHz data clock, CMOS Dual Port 10.0 mA 30.72 MHz data clock, CMOS LTE20 Dual Port 20.0 mA 61.44 MHz data clock, CMOS GSM Dual Port 0.5 mA 1.08 MHz data clock, CMOS WiMAX 8.75 MHz Dual Port 7.3 mA 20 MHz data clock, CMOS WiMAX 10 MHz Single Port TDD Rx 1.3 mA 22.4 MHz data clock, CMOS TDD Tx 8.0 mA 22.4 MHz data clock, CMOS FDD 8.7 mA 44.8 MHz data clock, CMOS WiMAX 20 MHz Dual Port FDD 15.3 mA 44.8 MHz data clock, CMOS Rev. D | Page 10 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS CURRENT CONSUMPTION—VDD_INTERFACE CURRENT CONSUMPTION—VDDx (COMBINATION OF ALL 1.3 V SUPPLIES) ABSOLUTE MAXIMUM RATINGS REFLOW PROFILE THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS 800 MHZ FREQUENCY BAND 2.4 GHZ FREQUENCY BAND THEORY OF OPERATION GENERAL RECEIVER TRANSMITTER CLOCK INPUT OPTIONS SYNTHESIZERS RF PLLs BB PLL DIGITAL DATA INTERFACE DATA_CLK Signal FB_CLK Signal RX_FRAME and TX_FRAME Signals ENABLE STATE MACHINE SPI Control Mode Pin Control Mode SPI INTERFACE CONTROL PINS Control Outputs (CTRL_OUT7 to CTRL_OUT0) Control Inputs (CTRL_IN3 to CTRL_IN0) GPO PINS (GPO_3 TO GPO_0) AUXILIARY CONVERTERS AUXADC AUXDAC1 and AUXDAC2 POWERING THE AD9363 APPLICATIONS INFORMATION PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE