ADCMP551/ADCMP552/ADCMP553Data SheetPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONSV120CCOVCCOQA 219 QBQA 116 QBQA 318 QBQA 215 QBV4ADCMP552 17CCOVCCOTOP VIEWV314 VCCOCCOLEA 516 LEB(Not to Scale)ADCMP551LEA 413 LEBLEA 615 LEBTOP VIEWLEA 18AGNDLEA 5(Not to Scale)12 LEBV714CCIAGNDLEA 2ADCMP553 7 VCCV611 AGNDCCI–INA 813 –INBTOP VIEW+INA 36QA–INA 710 –INB+INA 912 +INB(Not to Scale)–INA 45QA+INA 89+INBHYSA 1011 HYSB 04722-004 04722-002 04722-003 Figure 2. ADCMP551 16-Lead QSOP Figure 3. ADCMP552 20-Lead QSOP Figure 4. ADCMP553 8-Lead MSOP Pin Configuration Pin Configuration Pin Configuration Table 3. Pin Function DescriptionsPin No.ADCMP551ADCMP552ADCMP553Mnemonic Description 3, 14 1, 4, 17, 20 VCCO Logic Supply Terminal. 1 2 6 QA One of Two Complementary Outputs for Channel A. QA is logic high if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in the compare mode). See the description of Pin LEA for more information. 2 3 5 QA One of Two Complementary Outputs for Channel A. QA is logic low if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in the compare mode). See the description of Pin LEA for more information. 4 5 2 LEA One of Two Complementary Inputs for Channel A Latch Enable. In compare mode (logic high), the output tracks changes at the input of the comparator. In latch mode (logic low), the output reflects the input state just prior to the comparator being placed into latch mode. LEA must be driven in conjunction with LEA. 5 6 1 LEA One of Two Complementary Inputs for Channel A Latch Enable. In compare mode (logic low), the output tracks changes at the input of the comparator. In latch mode (logic high), the output reflects the input state just prior to the comparator being placed into latch mode. LEA must be driven in conjunction with LEA. 6 7 VCCI Input Supply Terminal. 7 8 4 −INA Inverting Analog Input of the Differential Input Stage for Channel A. The inverting A input must be driven in conjunction with the noninverting A input. 8 9 3 +INA Noninverting Analog Input of the Differential Input Stage for Channel A. The noninverting A input must be driven in conjunction with the inverting A input. 10 HYSA Programmable Hysteresis. 11 HYSB Programmable Hysteresis. 9 12 +INB Noninverting Analog Input of the Differential Input Stage for Channel B. The noninverting B input must be driven in conjunction with the inverting B input. 10 13 −INB Inverting Analog Input of the Differential Input Stage for Channel B. The inverting B input must be driven in conjunction with the noninverting B input. 11 14 8 AGND Analog Ground. 12 15 LEB One of Two Complementary Inputs for Channel B Latch Enable. In compare mode (logic low), the output tracks changes at the input of the comparator. In latch mode (logic high), the output reflects the input state just prior to the comparator being placed into latch mode. LEB must be driven in conjunction with LEB. Rev. B | Page 6 of 15 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CONSIDERATIONS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TIMING INFORMATION APPLICATIONS INFORMATION CLOCK TIMING RECOVERY OPTIMIZING HIGH SPEED PERFORMANCE COMPARATOR PROPAGATION DELAY DISPERSION COMPARATOR HYSTERESIS MINIMUM INPUT SLEW RATE REQUIREMENT TYPICAL APPLICATION CIRCUITS OUTLINE DIMENSIONS ORDERING GUIDE