ADCMP563/ADCMP564Data SheetPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONSAAQA 116 QBEEVNDLELEGQA 215 QB16151413GND 314 GNDADCMP563–INA 112 QALEA 413 LEBBRQ+INA 211 QAADCMP563LEA 5TOP VIEW12 LEB(Not to Scale)+INB 3BCP10 QBV611 VTOP VIEWEECC–INB 49QB(Not to Scale)–INA 710 –INB+INA 89+INB5678 04650-0-002 CCEBEBVNDLLGNOTES 1. THE EXPOSED PAD SHOULD BE EITHER CONNECTED TO VEE OR LEFT FLOATING. Figure 5. ADCMP563 16-Lead QSOP Figure 7. ADCMP563 16-Lead LFCSP Pin Configuration Pin Configuration GND 120 GNDQA 219 QBQA 318 QBGND 4ADCMP564 17 GNDBRQLEA 516 LEBTOP VIEW(Not to Scale)LEA 615 LEBV714EEVCC–INA 813 –INB+INA 912 +INBHYSA 1011 HYSB 04650-0-012 Figure 6. ADCMP564 20-Lead QSOP Pin Configuration Table 3. Pin Function DescriptionsPin No.ADCMP563 ADCMP563ADCMP56416-Lead16-Lead20-LeadQSOPLFCSPQSOPMnemonic Function 1 GND Analog Ground. 1 11 2 QA One of Two Complementary Outputs for Channel A. QA is logic high if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in compare mode). See the description of the LEA pin for more information. 2 12 3 QA One of Two Complementary Outputs for Channel A. QA is logic low if the analog voltage at the noninverting input is greater than the analog voltage at the inverting input (provided the comparator is in compare mode). See the description of the LEA pin for more information. 3 13 4 GND Analog Ground. 4 14 5 LEA One of Two Complementary Inputs for Channel A Latch Enable. In compare mode (logic high), the output tracks change at the input of the comparator. In latch mode (logic low), the output reflects the input state just prior to the comparator being placed in the latch mode. LEA must be driven in conjunction with LEA. If left unconnected, the comparator defaults to compare mode. 5 15 6 LEA One of Two Complementary Inputs for Channel A Latch Enable. In compare mode (logic low), the output tracks change at the input of the comparator. In latch mode (logic high), the output reflects the input state just prior to the Rev. D | Page 6 of 15 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAMS REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CONSIDERATIONS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TIMING INFORMATION APPLICATION INFORMATION CLOCK TIMING RECOVERY OPTIMIZING HIGH SPEED PERFORMANCE COMPARATOR PROPAGATION DELAY DISPERSION COMPARATOR HYSTERESIS MINIMUM INPUT SLEW RATE REQUIREMENT TYPICAL APPLICATION CIRCUITS OUTLINE DIMENSIONS ORDERING GUIDE